SLLSE09J November 2009 – July 2021 TUSB1210
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
Electrical Characteristics: Clock Input | ||||||
Clock input duty cycle | 40 | 60% | ||||
fCLK | Clock nominal frequency | 60 | MHz | |||
Clock input rise/fall time | In % of clock period tCLK ( = 1/fCLK ) | 10% | ||||
Clock input frequency accuracy | 250 | ppm | ||||
Clock input integrated jitter | 600 | ps rms | ||||
Electrical Characteristics: REFCLK | ||||||
REFCLK input duty cycle | 40 | 60% | ||||
fREFCLK | REFCLK nominal frequency | When CFG pin is tied to GND | 19.2 | MHz | ||
When CFG pin is tied to VDDIO | 26 | |||||
REFCLK input rise/fall time | In % of clock period tREFCLK ( = 1/fREFCLK ) | 20% | ||||
REFCLK input frequency accuracy | 250 | ppm | ||||
REFCLK input integrated jitter | 600 | ps rms | ||||
REFCLK HIZ Leakage current | 3 | µA | ||||
REFCLK HIZ Leakage current | –3 | |||||
Digital IO Electrical Characteristics: CLOCK | ||||||
tr | Rise time | Frequency = 60 MHz, Load = 10 pF | 1 | ns | ||
tf | Fall time | Frequency = 30 MHz, Load = 10 pF | 1 | ns | ||
Digital IO Electrical Characteristics: STP, DIR, NXT, DATA0 to DATA7 | ||||||
tr | Rise time | Frequency = 30 MHz, Load = 10 pF | 1 | ns | ||
tf | Fall time | 1 | ns |