SLLSFO9A May   2024  – September 2024 TUSB564-Q1

PRODUCTION DATA  

  1.   1
  2. Features
  3. Applications
  4. Description
  5. Pin Configuration and Functions
  6. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Recommended Operating Conditions
    4. 5.4 Thermal Information
    5. 5.5 Electrical Characteristics
    6. 5.6 Timing Requirements
    7. 5.7 Switching Characteristics
    8. 5.8 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 USB 3.2
      2. 7.3.2 DisplayPort
      3. 7.3.3 4-Level Inputs
      4. 7.3.4 Receiver Linear Equalization
    4. 7.4 Device Functional Modes
      1. 7.4.1 Device Configuration in GPIO Mode
      2. 7.4.2 Device Configuration In I2C Mode
      3. 7.4.3 DisplayPort Mode
      4. 7.4.4 Linear EQ Configuration
      5. 7.4.5 USB3 Modes
      6. 7.4.6 Operation Timing – Power Up
    5. 7.5 Programming
      1. 7.5.1 TUSB564-Q1 I2C Target Behavior
  9. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 ESD Protection
        2. 8.2.2.2 Support for DisplayPort UFP_D Pin Assignment E
      3. 8.2.3 Application Curve
    3. 8.3 System Examples
      1. 8.3.1 USB 3.1 Only
      2. 8.3.2 USB 3.1 and 2 Lanes of DisplayPort
      3. 8.3.3 DisplayPort Only
    4. 8.4 Power Supply Recommendations
    5. 8.5 Layout
      1. 8.5.1 Layout Guidelines
      2. 8.5.2 Layout Example
  10. Register Maps
    1. 9.1 General Register (address = 0x0A) [reset = 00000001]
    2. 9.2 DisplayPort Control/Status Registers (address = 0x10) [reset = 00000000]
    3. 9.3 DisplayPort Control/Status Registers (address = 0x11) [reset = 00000000]
    4. 9.4 DisplayPort Control/Status Registers (address = 0x12) [reset = 00000000]
    5. 9.5 DisplayPort Control/Status Registers (address = 0x13) [reset = 00000000]
    6. 9.6 USB3.1 Control/Status Registers (address = 0x20) [reset = 00000000]
    7. 9.7 USB3.1 Control/Status Registers (address = 0x21) [reset = 00000000]
    8. 9.8 USB3.1 Control/Status Registers (address = 0x22) [reset = 00000000]
  11. 10Device and Documentation Support
    1. 10.1 Receiving Notification of Documentation Updates
    2. 10.2 Support Resources
    3. 10.3 Trademarks
    4. 10.4 Electrostatic Discharge Caution
    5. 10.5 Glossary
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Typical Characteristics

TUSB564-Q1 DisplayPort EQ Settings Curves at Nominal Conditions
Figure 5-1 DisplayPort EQ Settings Curves at Nominal Conditions
TUSB564-Q1 USB3
                        RX1 EQ Settings Curves
Figure 5-3 USB3 RX1 EQ Settings Curves
TUSB564-Q1 USB3
                        SSTX EQ Settings Curves
Figure 5-5 USB3 SSTX EQ Settings Curves
TUSB564-Q1 DisplayPort Linearity Curves at 4.05GHz
Figure 5-7 DisplayPort Linearity Curves at 4.05GHz
TUSB564-Q1 USB
                        RX (UFP) Linearity Curves at 2.5GHz
Figure 5-9 USB RX (UFP) Linearity Curves at 2.5GHz
TUSB564-Q1 Output Return Loss Performance
Figure 5-11 Output Return Loss Performance
TUSB564-Q1 DisplayPort HBR3 Eye-Pattern Performance with 12-Inch Input PCB Trace at
                        8.1Gbps
Figure 5-13 DisplayPort HBR3 Eye-Pattern Performance with 12-Inch Input PCB Trace at 8.1Gbps
TUSB564-Q1 DisplayPort DPEQ0 and DPEQ15 Across Temperature
Figure 5-2 DisplayPort DPEQ0 and DPEQ15 Across Temperature
TUSB564-Q1 USB3
                        RX1 EQ0 and EQ15 Across Temperature
Figure 5-4 USB3 RX1 EQ0 and EQ15 Across Temperature
TUSB564-Q1 USB3
                        SSTX SSEQ0 and SSEQ15 Across Temperature
Figure 5-6 USB3 SSTX SSEQ0 and SSEQ15 Across Temperature
TUSB564-Q1 USB
                        TX (DFP) Linearity Curves at 2.5GHz
Figure 5-8 USB TX (DFP) Linearity Curves at 2.5GHz
TUSB564-Q1 Input
                        Return Loss Performance
Figure 5-10 Input Return Loss Performance
TUSB564-Q1 DisplayPort Output Return Loss Performance
Figure 5-12 DisplayPort Output Return Loss Performance
TUSB564-Q1 USB
                        3.1 Gen1 Eye-Pattern Performance with 12-Inch Input PCB Trace at
                        5Gbps
Figure 5-14 USB 3.1 Gen1 Eye-Pattern Performance with 12-Inch Input PCB Trace at 5Gbps