SLUS223H April 1997 – October 2024 UC1842 , UC1843 , UC1844 , UC1845 , UC2842 , UC2843 , UC2844 , UC2845 , UC3842 , UC3843 , UC3844 , UC3845
PRODUCTION DATA
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
REFERENCE SECTION | |||||||
VVREF | Reference voltage | IVREF = 1 mA, TJ = 25°C | UC184x and UC284x | 4.95 | 5 | 5.05 | V |
UC384x | 4.9 | 5 | 5.1 | ||||
Line regulation | 12 ≤ VCC ≤ 25 V | 6 | 20 | mV | |||
Load regulation | 1 ≤ IVREF ≤ 20 mA | 6 | 25 | mV | |||
Temperature stability | See (1) (3) | 0.2 | 0.4 | mV/°C | |||
Total output variation | Line, load, temperature (1) | UC184x and UC284x | 4.9 | 5.1 | V | ||
UC384x | 4.82 | 5.18 | |||||
Output noise voltage | 10 Hz ≤ fOSC ≤ 10 kHz, (1) TJ = 25°C | 50 | μV | ||||
Long term stability | TA = 125°C, 1000 Hrs (1) | 5 | 25 | mV | |||
Output short circuit | –30 | –100 | –180 | mA | |||
OSCILLATOR SECTION | |||||||
fOSC | Initial accuracy | TJ = 25°C(5) | 47 | 52 | 57 | kHz | |
Voltage stability | 12 ≤ VCC ≤ 25 V | 0.2% | 1% | ||||
Temperature stability | TMIN ≤ TA ≤ TMAX (1) | 5% | |||||
VRT/CT | Amplitude | Peak-to-peak (1) | 1.7 | V | |||
ERROR AMPLIFIER SECTION | |||||||
VVFB | Input voltage | VCOMP = 2.5 V | UC184x and UC284x | 2.45 | 2.5 | 2.55 | V |
UC384x | 2.42 | 2.5 | 2.58 | ||||
IVFB | Input bias current | UC184x and UC284x | –1 | µA | |||
UC384x | –2 | ||||||
AVOL | 2 ≤ VCOMP ≤ 4 V | 65 | 90 | dB | |||
Unity gain bandwidth | TJ = 25°C (1) | 0.7 | 1 | MHz | |||
PSRR | Power supply rejection ratio | 12 ≤ VCC ≤ 25 V | 60 | 70 | dB | ||
I(snk) | COMP sink current | VVFB = 2.7 V, VCOMP = 1.1 V | 2 | 6 | mA | ||
I(src) | COMP source current | VVFB = 2.3 V, VCOMP = 5 V | –0.5 | –0.8 | |||
VCOMP High | High-level output voltage | VVFB = 2.3 V, RL = 15-kΩ COMP to GROUND | 5 | 6 | V | ||
VCOMP Low | Low-level output voltage | VVFB = 2.7 V, RL = 15-kΩ COMP to VREF | 0.7 | 1.1 | |||
CURRENT SENSE SECTION | |||||||
ACS | Gain | See (4) (6) | 2.85 | 3 | 3.15 | V/V | |
VISENSE | Maximum input signal | VCOMP = 5 V (4) | 0.9 | 1 | 1.1 | V | |
PSRR | Power supply rejection ratio | 12 V ≤ VVCC ≤ 25 V (1) (4) | 70 | dB | |||
IISENSE | Input bias current | –2 | –10 | µA | |||
tDLY | Delay to output | VISENSE stepped from 0 V to 2 V (1) | 150 | 300 | ns | ||
OUTPUT SECTION | |||||||
VOUT Low | Low-level OUTPUT voltage | ISINK = 20 mA | 0.1 | 0.4 | V | ||
ISINK = 200 mA | 1.5 | 2.2 | |||||
VOUT High | High-level OUTPUT voltage | ISOURCE = 20 mA | 13 | 13.5 | V | ||
ISOURCE = 200 mA | 12 | 13.5 | |||||
tRISE | Rise time (1) | COUTPUT = 1 nF, TJ = 25°C | 25 | 150 | ns | ||
tFALL | Fall time (1) | COUTPUT = 1 nF, TJ = 25°C, | 25 | 150 | ns | ||
UNDERVOLTAGE LOCKOUT (UVLO) | |||||||
VCCON | Enable threshold | UC1842/4 and UC2842/4 | 15 | 16 | 17 | V | |
UC3842/4 | 14.5 | 16 | 17.5 | ||||
UCx843/5 | 7.8 | 8.4 | 9 | ||||
VCCOFF | UVLO off threshold | UC1842/4 and UC2842/4 | 9 | 10 | 11 | V | |
UC3842/4 | 8.5 | 10 | 11.5 | ||||
UCx843/5 | 7 | 7.6 | 8.2 | ||||
PWM | |||||||
DMAX | Maximum duty cycle | UCx842/3 | 92% | 97% | 100% | ||
UC1844/5 and UC2844/5 | 46% | 48% | 50% | ||||
UC3844/5 | 47% | 48% | 50% | ||||
DMIN | Minimum duty cycle | 0% | |||||
TOTAL STANDBY CURRENT | |||||||
IVCC | Start-up current | 0.5 | 1 | mA | |||
IVCC | Operating supply current | VVFB = VISENSE= 0 V | 11 | 17 | |||
VCC Zener voltage | IVCC = 25 mA | 30 | 39 | V |