SLUS157Q December 1999 – October 2019 UCC1895 , UCC2895 , UCC3895
PRODUCTION DATA.
The CT chosen for this design has a turns ratio (CTRAT) of 100:1.
Calculate nominal peak current (IP1) at VINMIN:
Peak primary current:
The CS pin voltage where peak current limit will trip.
Calculate current sense resistor (RCS) and leave 300 mV for slope compensation. Include a 1.1 factor for margin:
Select a standard resistor for RCS:
Estimate power loss for RCS:
Calculate maximum reverse voltage (VDA) on DA:
Estimate DA power loss (PDA):
Calculate reset resistor RR:
Resistor RR is used to reset the current sense transformer CT.
Resistor RLF and capacitor CLF form a low pass filter for the current sense signal (Pin 15). For this design we chose the following values. This filter has a low frequency pole (fLFP) at 482 kHz. This should work for most applications but may be adjusted to suit individual layouts and EMI present in the design.
The UCC3895 REF output (Pin 4) needs a high frequency bypass capacitor to filter out high frequency noise. The maximum amount of capacitance allowed is given in the Recommended Operating Conditions.
The voltage amplifier reference voltage (Pin 2, EA+) can be set with a voltage divider (R1, R2), for this design example, the error amplifier reference voltage (V1) will be set to 2.5 V. Select a standard resistor value for R1 and then calculate resistor value R2.
UCC3895 reference voltage:
Set voltage amplifier reference voltage:
Voltage divider formed by resistor R3 and R4 are chosen to set the DC output voltage (VOUT) at Pin 3 (EA–).
Select a standard resistor for R3:
Calculate R4:
Then choose a standard resistor for R4: