SLUSDC0D October 2018 – November 2024 UCC21530
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Whenever the supply voltage VCCI crosses from below the falling threshold VVCCI_OFF to above the rising threshold VVCCI_ON, and whenever the supply voltage VDDx crosses from below the falling threshold VVDDx_OFF to above the rising threshold VVDDx_ON, there is a delay before the outputs begin responding to the inputs. For VCCI UVLO this delay is defined as tVCCI+ to OUT, and has a maximum of 50 µs. For VDDx UVLO this delay is defined as tVDD+ to OUT, and has a maximum of 10 µs. TI recommends allowing some margin before driving input signals, to ensure the driver VCCI and VDD bias supplies are fully activated. Figure 6-5 and Figure 6-6 show the power-up UVLO delay timing diagram for VCCI and VDD.
Whenever the supply voltage VCCI crosses below the falling threshold VVCCI_OFF, or VDDx crosses below the falling threshold VVDDx_OFF, the outputs stop responding to the inputs and are held low within <2 µs. This asymmetric delay is designed to ensure safe operation during VCCI or VDDx brownouts.