SLUSDE1E September 2018 – November 2024 UCC21540 , UCC21540A , UCC21541 , UCC21542
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Figure 11-1 shows a 2-layer PCB layout example with the signals and key components labeled for the SOIC-14 DW package, which has Pin 12 and Pin 13 removed. For more detailed information, please refer to the UCC21540EVM design - "Using the UCC21540EVM - TI"
Figure 11-2 and Figure 11-3 shows top and bottom layer traces and copper.
There are no PCB traces or copper between the primary and secondary side, which ensures isolation performance.
PCB traces between the high-side and low-side gate drivers in the output stage are increased to maximize the creepage distance for high-voltage operation, which will also minimize cross-talk between the switching node VSSA (SW), where high dv/dt may exist, and the low-side gate drive due to the parasitic capacitance coupling.
Figure 11-4 and Figure 11-5 are 3-D layout pictures with top view and bottom views.
The location of the PCB cutout between the primary side and secondary sides, which ensures isolation performance.