SLUSBP4C
August 2013 – June 2024
UCC27524A
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
4
Pin Configuration and Functions
5
Specifications
5.1
Absolute Maximum Ratings
5.2
ESD Ratings
5.3
Recommended Operating Conditions
5.4
Thermal Information
5.5
Electrical Characteristics
5.6
Switching Characteristics
5.7
Timing Diagrams
5.8
Typical Characteristics
6
Detailed Description
6.1
Overview
6.2
Functional Block Diagram
6.3
Feature Description
6.3.1
Operating Supply Current
6.3.2
Input Stage
6.3.3
Enable Function
6.3.4
Output Stage
6.4
Low Propagation Delays and Tightly Matched Outputs
6.5
Device Functional Modes
7
Application and Implementation
7.1
Application Information
7.2
Typical Application
7.2.1
Design Requirements
7.2.2
Detailed Design Procedure
7.2.2.1
VDD and Undervoltage Lockout
7.2.2.2
Drive Current and Power Dissipation
7.2.3
Application Curves
8
Power Supply Recommendations
9
Layout
9.1
Layout Guidelines
9.2
Layout Example
9.3
Thermal Considerations
10
Device and Documentation Support
10.1
Device Support
10.1.1
Third-Party Products Disclaimer
10.2
Receiving Notification of Documentation Updates
10.3
Support Resources
10.4
Trademarks
10.5
Electrostatic Discharge Caution
10.6
Glossary
11
Revision History
12
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
D|8
MSOI002K
DGN|8
MPDS046G
Thermal pad, mechanical data (Package|Pins)
DGN|8
PPTD362A
Orderable Information
slusbp4c_oa
slusbp4c_pm
1
Features
Industry-standard pin out
Two independent gate-drive channels
5A peak source and sink-drive current
Independent-enable function for each output
TTL and CMOS compatible logic threshold independent of supply voltage
Hysteretic-logic thresholds for high noise immunity
Ability to handle negative voltages (–5V) at inputs
Inputs and enable pin-voltage levels not restricted by VDD pin bias supply voltage
4.5V to 18V single-supply range
Outputs held low during VDD-UVLO (ensures glitch-free operation at power up and power down)
Fast propagation delays (17ns typical)
Fast rise and fall times (6ns and 10ns typical)
1ns typical delay matching between 2-channels
Two outputs are paralleled for higher drive current
Outputs held in low when inputs floating
SOIC-8, HVSSOP-8
PowerPAD™
package options
Operating junction temperature range of –40 to 150°C