SBAS559A
May 2022 – December 2022
ADS1285
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Pin Configuration and Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements: 1.65 V ≤ IOVDD ≤ 1.95 V and 2.7 V ≤ IOVDD ≤ 3.6 V
6.7
Switching Characteristics: 1.65V ≤ IOVDD ≤ 1.95V and 2.7 V ≤ IOVDD ≤ 3.6 V
6.8
Timing Diagrams
6.9
Typical Characteristics
7
Parameter Measurement Information
7.1
Noise Performance
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Analog Input
8.3.2
PGA and Buffer
8.3.2.1
Programmable Gain Amplifier (PGA)
8.3.2.2
Buffer Operation (PGA Bypass)
8.3.3
Voltage Reference Input
8.3.4
IOVDD Power Supply
8.3.5
Modulator
8.3.5.1
Modulator Overdrive
8.3.6
Digital Filter
8.3.6.1
Sinc Filter Section
8.3.6.2
FIR Filter Section
8.3.6.3
Group Delay and Step Response
8.3.6.3.1
Linear Phase Response
8.3.6.3.2
Minimum Phase Response
8.3.6.4
HPF Stage
8.3.7
Clock Input
8.3.8
GPIO
8.4
Device Functional Modes
8.4.1
Power Modes
8.4.2
Power-Down Mode
8.4.3
Reset
8.4.4
Synchronization
8.4.4.1
Pulse-Sync Mode
8.4.4.2
Continuous-Sync Mode
8.4.5
Sample Rate Converter
8.4.6
Offset and Gain Calibration
8.4.6.1
OFFSET Register
8.4.6.2
GAIN Register
8.4.6.3
Calibration Procedure
8.5
Programming
8.5.1
Serial Interface
8.5.1.1
Chip Select (CS)
8.5.1.2
Serial Clock (SCLK)
8.5.1.3
Data Input (DIN)
8.5.1.4
Data Output (DOUT)
8.5.1.5
Data Ready (DRDY)
8.5.2
Conversion Data Format
8.5.3
Commands
8.5.3.1
Single Byte Command
8.5.3.2
WAKEUP: Wake Command
8.5.3.3
STANDBY: Software Power-Down Command
8.5.3.4
SYNC: Synchronize Command
8.5.3.5
RESET: Reset Command
8.5.3.6
Read Data Direct
8.5.3.7
RDATA: Read Conversion Data Command
8.5.3.8
RREG: Read Register Command
8.5.3.9
WREG: Write Register Command
8.5.3.10
OFSCAL: Offset Calibration Command
8.5.3.11
GANCAL: Gain Calibration Command
8.6
Register Map
8.6.1
Register Descriptions
8.6.1.1
ID/SYNC: Device ID, SYNC Register (Address = 00h) [Reset = xxxx0000b]
8.6.1.2
CONFIG0: Configuration Register 0 (Address = 01h) [Reset = 12h]
8.6.1.3
CONFIG1: Configuration Register 1 (Address = 02h) [Reset = 00h]
8.6.1.4
HPF0, HPF1: High-Pass Filter Registers (Address = 03h, 04h) [Reset = 32h, 03h]
8.6.1.5
OFFSET0, OFFSET1, OFFSET2: Offset Calibration Registers (Address = 05h, 06h, 07h) [Reset = 00h, 00h, 00h]
8.6.1.6
GAIN0, GAIN1, GAIN2: Gain Calibration Registers (Address = 08h, 09h, 0Ah) [Reset = 00h, 00h, 40h]
8.6.1.7
GPIO: Digital Input/Output Register (Address = 0Bh) [Reset = 000xx000b]
8.6.1.8
SRC0, SRC1: Sample Rate Converter Registers (Address = 0Ch, 0Dh) [Reset = 00h, 80h]
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Detailed Design Procedure
9.2.3
Application Curves
9.3
Power Supply Recommendations
9.3.1
Analog Power Supplies
9.3.2
Digital Power Supply
9.3.3
Grounds
9.3.4
Thermal Pad
9.4
Layout
9.4.1
Layout Guidelines
9.4.2
Layout Example
10
Device and Documentation Support
10.1
Receiving Notification of Documentation Updates
10.2
Support Resources
10.3
Trademarks
10.4
Electrostatic Discharge Caution
10.5
Glossary
11
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
RHB|32
MPQF130D
Thermal pad, mechanical data (Package|Pins)
RHB|32
QFND029X
Orderable Information
sbas559a_oa
sbas559a_pm
1
Features
Selectable resolution-power modes:
Dynamic range: 134 dB at 2 ms, 11.5 mW
Dynamic range: 129 dB at 2 ms, 4.8 mW
Flexible digital filter:
Selectable sinc + FIR + IIR
Linear or minimum phase
High-pass filter
THD: < –120 dB
CMRR: 125 dB
Data rates: 125 SPS to 4000 SPS
Programmable gains: 1 to 64
PGA bypass option
SYNC input
Clock error compensation
Two-channel multiplexer
Offset and gain calibration
General-purpose digital I/Os
Analog supply operation: 5 V, 3.3 V, or ±2.5 V
Reference voltage options: 5 V, 4.096 V, or 2.5 V