The ADS1299-4, ADS1299-6, and ADS1299 devices are a family of four-, six-, and eight-channel, low-noise, 24-bit, simultaneous-sampling delta-sigma (ΔΣ) analog-to-digital converters (ADCs) with a built-in programmable gain amplifier (PGA), internal reference, and an onboard oscillator. The ADS1299-x incorporates all commonly-required features for extracranial electroencephalogram (EEG) and electrocardiography (ECG) applications. With its high levels of integration and exceptional performance, the ADS1299-x enables the creation of scalable medical instrumentation systems at significantly reduced size, power, and overall cost.
The ADS1299-x has a flexible input multiplexer per channel that can be independently connected to the internally-generated signals for test, temperature, and lead-off detection. Additionally, any configuration of input channels can be selected for derivation of the patient bias output signal. Optional SRB pins are available to route a common signal to multiple inputs for a referential montage configuration. The ADS1299-x operates at data rates from 250 SPS to 16 kSPS. Lead-off detection can be implemented internal to the device using an excitation current sink or source.
Multiple ADS1299-4, ADS1299-6, or ADS1299 devices can be cascaded in high channel count systems in a daisy-chain configuration. The ADS1299-x is offered in a TQFP-64 package specified from –40°C to +85°C.
PART NUMBER | PACKAGE | BODY SIZE (NOM) |
---|---|---|
ADS1299-x | TQFP (64) | 10.00 mm × 10.00 mm |
Changes from B Revision (October 2016) to C Revision
Changes from A Revision (August 2012) to B Revision
Changes from * Revision (July 2012) to A Revision
PRODUCT | PACKAGE OPTIONS | OPERATING TEMPERATURE RANGE | CHANNELS | ADC RESOLUTION | MAXIMUM SAMPLING RATE |
---|---|---|---|---|---|
ADS1299-4 | TQFP-64 | –40°C to +85°C | 4 | 24 | 16 kSPS |
ADS1299-6 | TQFP-64 | –40°C to +85°C | 6 | 24 | 16 kSPS |
ADS1299 | TQFP-64 | –40°C to +85°C | 8 | 24 | 16 kSPS |
PIN | TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
AVDD | 19, 21, 22, 56, 59 | Supply | Analog supply. Connect a 1-μF capacitor to AVSS. |
59 | Supply | Charge pump analog supply. Connect a 1-μF capacitor to AVSS, pin 58. | |
AVDD1 | 54 | Supply | Analog supply. Connect a 1-μF capacitor to AVSS1. |
AVSS | 20, 23, 32, 57 | Supply | Analog ground |
58 | Supply | Analog ground for charge pump | |
AVSS1 | 53 | Supply | Analog ground |
BIASIN | 62 | Analog input | Bias drive input to MUX |
BIASINV | 61 | Analog input/output | Bias drive inverting input |
BIASOUT | 63 | Analog output | Bias drive output |
BIASREF | 60 | Analog input | Bias drive noninverting input |
CS | 39 | Digital input | Chip select, active low |
CLK | 37 | Digital input | Master clock input |
CLKSEL | 52 | Digital input | Master clock select(2) |
DAISY_IN | 41 | Digital input | Daisy-chain input |
DGND | 33, 49, 51 | Supply | Digital ground |
DIN | 34 | Digital input | Serial data input |
DOUT | 43 | Digital output | Serial data output |
DRDY | 47 | Digital output | Data ready, active low |
DVDD | 48, 50 | Supply | Digital power supply. Connect a 1-μF capacitor to DGND. |
GPIO1 | 42 | Digital input/output | General-purpose input/output pin 1. Connect to DGND with a ≥10-kΩ resistor if unused. |
GPIO2 | 44 | Digital input/output | General-purpose input/output pin 2. Connect to DGND with a ≥10-kΩ resistor if unused. |
GPIO3 | 45 | Digital input/output | General-purpose input/output pin 3. Connect to DGND with a ≥10-kΩ resistor if unused. |
GPIO4 | 46 | Digital input/output | General-purpose input/output pin 4. Connect to DGND with a ≥10-kΩ resistor if unused. |
IN1N | 15 | Analog input | Differential analog negative input 1(1) |
IN1P | 16 | Analog input | Differential analog positive input 1(1) |
IN2N | 13 | Analog input | Differential analog negative input 2(1) |
IN2P | 14 | Analog input | Differential analog positive input 2(1) |
IN3N | 11 | Analog input | Differential analog negative input 3(1) |
IN3P | 12 | Analog input | Differential analog positive input 3(1) |
IN4N | 9 | Analog input | Differential analog negative input 4(1) |
IN4P | 10 | Analog input | Differential analog positive input 4(1) |
IN5N | 7 | Analog input | Differential analog negative input 5(1) (ADS1299-6 and ADS1299 only) |
IN5P | 8 | Analog input | Differential analog positive input 5(1) (ADS1299-6 and ADS1299 only) |
IN6N | 5 | Analog input | Differential analog negative input 6(1) (ADS1299-6 and ADS1299 only) |
IN6P | 6 | Analog input | Differential analog positive input 6(1) (ADS1299-6 and ADS1299 only) |
IN7N | 3 | Analog input | Differential analog negative input 7(1) (ADS1299 only) |
IN7P | 4 | Analog input | Differential analog positive input 7(1) (ADS1299 only) |
IN8N | 1 | Analog input | Differential analog negative input 8(1) (ADS1299 only) |
IN8P | 2 | Analog input | Differential analog positive input 8(1) (ADS1299 only) |
NC | 27, 29 | — | No connection, leave as open circuit |
Reserved | 64 | Analog output | Reserved for future use, leave as open circuit |
RESET | 36 | Digital input | System reset, active low |
RESV1 | 31 | Digital input | Reserved for future use, connect directly to DGND |
SCLK | 40 | Digital input | Serial clock input |
SRB1 | 17 | Analog input/output | Patient stimulus, reference, and bias signal 1 |
SRB2 | 18 | Analog input/output | Patient stimulus, reference, and bias signal 2 |
START | 38 | Digital input | Synchronization signal to start or restart a conversion |
PWDN | 35 | Digital input | Power-down, active low |
VCAP1 | 28 | Analog output | Analog bypass capacitor pin. Connect a 100-μF capacitor to AVSS. |
VCAP2 | 30 | Analog output | Analog bypass capacitor pin. Connect a 1-μF capacitor to AVSS. |
VCAP3 | 55 | Analog output | Analog bypass capacitor pin. Connect a parallel combination of 1-μF and 0.1-μF capacitors to AVSS. |
VCAP4 | 26 | Analog output | Analog bypass capacitor pin. Connect a 1-μF capacitor to AVSS. |
VREFN | 25 | Analog input | Negative analog reference voltage. |
VREFP | 24 | Analog input/output | Positive analog reference voltage. Connect a minimum 10-μF capacitor to VREFN. |
MIN | MAX | UNIT | ||
---|---|---|---|---|
Voltage | AVDD to AVSS | –0.3 | 5.5 | V |
DVDD to DGND | –0.3 | 3.9 | ||
AVSS to DGND | –3 | 0.2 | ||
VREFP to AVSS | –0.3 | AVDD + 0.3 | ||
VREFN to AVSS | –0.3 | AVDD + 0.3 | ||
Analog input | AVSS – 0.3 | AVDD + 0.3 | ||
Digital input | DGND – 0.3 | DVDD + 0.3 | ||
Current | Input, continuous, any pin except power supply pins(2) | –10 | 10 | mA |
Temperature | Junction, TJ | 150 | °C | |
Storage, Tstg | –60 | 150 |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±1000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
POWER SUPPLY | ||||||
Analog power supply | AVDD to AVSS | 4.75 | 5 | 5.25 | V | |
Digital power supply | DVDD to DGND | 1.8 | 1.8 | 3.6 | V | |
Analog to Digital supply | AVDD – DVDD | –2.1 | 3.6 | V | ||
ANALOG INPUTS | ||||||
Full-scale differential input voltage | VINxP – VINxN | ±VREF / gain | V | |||
VCM | Input common-mode range | (VINxP + VINxN) / 2 | See the Input Common-Mode Range subsection of the PGA Settings and Input Range section | |||
VOLTAGE REFERENCE INPUTS | ||||||
VREF | Reference input voltage | VREF = (VVREFP – VVREFN) | 4.5 | V | ||
VREFN | Negative input | AVSS | V | |||
VREFP | Positive input | AVSS + 4.5 | V | |||
CLOCK INPUT | ||||||
fCLK | External clock input frequency | CLKSEL pin = 0 | 1.5 | 2.048 | 2.25 | MHz |
DIGITAL INPUTS | ||||||
Input voltage | DGND – 0.1 | DVDD + 0.1 | V | |||
TEMPERATURE RANGE | ||||||
TA | Operating temperature range | –40 | 85 | °C |
THERMAL METRIC(1) | ADS1299-4, ADS1299-6, ADS1299 | UNIT | |
---|---|---|---|
PAG (TQFP) | |||
64 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 46.2 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 5.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 19.6 | °C/W |
ψJT | Junction-to-top characterization parameter | 0.2 | °C/W |
ψJB | Junction-to-board characterization parameter | 19.2 | °C/W |
RθJC(bot) | Junction-to-case (bottom) thermal resistance | n/a | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
ANALOG INPUTS | |||||||
Input capacitance | 20 | pF | |||||
Input bias current | TA = +25°C, InxP and INxN = 2.5 V | ±300 | pA | ||||
TA = –40°C to +85°C, InxP and INxN = 2.5 V | ±300 | ||||||
DC input impedance | No lead-off | 1000 | MΩ | ||||
Current source lead-off detection (ILEADOFF = 6 nA) |
500 | ||||||
PGA PERFORMANCE | |||||||
Gain settings | 1, 2, 4, 6, 8, 12, 24 | ||||||
BW | Bandwidth | See Table 5 | |||||
ADC PERFORMANCE | |||||||
Resolution | 24 | Bits | |||||
DR | Data rate | fCLK = 2.048 MHz | 250 | 16000 | SPS | ||
DC CHANNEL PERFORMANCE | |||||||
Input-referred noise (0.01 Hz to 70 Hz) | 10 seconds of data, gain = 24(1) | 1 | μVPP | ||||
250 points, 1 second of data, gain = 24, TA = +25°C | 1 | 1.35 | |||||
250 points, 1 second of data, gain = 24, TA = –40°C to +85°C | 1 | 1.6 | |||||
All other sample rates and gain settings | See Noise Measurements | ||||||
INL | Integral nonlinearity | Full-scale with gain = 12, best fit | 8 | ppm | |||
Offset error | 60 | μV | |||||
Offset error drift | 80 | nV/°C | |||||
Gain error | Excluding voltage reference error | 0.1 | ±0.5 | % of FS | |||
Gain drift | Excluding voltage reference drift | 3 | ppm/°C | ||||
Gain match between channels | 0.2 | % of FS | |||||
AC CHANNEL PERFORMANCE | |||||||
CMRR | Common-mode rejection ratio | fCM = 50 Hz and 60 Hz(2) | –110 | –120 | dB | ||
PSRR | Power-supply rejection ratio | fPS = 50 Hz and 60 Hz | 96 | dB | |||
Crosstalk | fIN = 50 Hz and 60 Hz | –110 | dB | ||||
SNR | Signal-to-noise ratio | VIN = –2 dBFs, fIN = 10-Hz input, gain = 12 | 121 | dB | |||
THD | Total harmonic distortion | VIN = –0.5 dBFs, fIN = 10 Hz | –99 | dB | |||
PATIENT BIAS AMPLIFIER | |||||||
Integrated noise | BW = 150 Hz | 2 | μVRMS | ||||
Gain bandwidth product | 50-kΩ || 10-pF load, gain = 1 | 100 | kHz | ||||
Slew rate | 50-kΩ || 10-pF load, gain = 1 | 0.07 | V/μs | ||||
THD | Total harmonic distortion | fIN = 10 Hz, gain = 1 | –80 | dB | |||
Common-mode input range | AVSS + 0.3 | AVDD – 0.3 | V | ||||
Short-circuit current | 1.1 | mA | |||||
Quiescent power consumption | 20 | μA | |||||
LEAD-OFF DETECT | |||||||
Frequency | Continuous | At dc, fDR / 4, see Register Maps for settings |
Hz | ||||
One time or periodic | 7.8, 31.2 | ||||||
Current | ILEAD_OFF[1:0] = 00 | 6 | nA | ||||
ILEAD_OFF[1:0] = 01 | 24 | ||||||
ILEAD_OFF[1:0] = 10 | 6 | μA | |||||
ILEAD_OFF[1:0] = 11 | 24 | ||||||
Current accuracy | ±20% | ||||||
Comparator threshold accuracy | ±30 | mV | |||||
EXTERNAL REFERENCE | |||||||
Input impedance | 5.6 | kΩ | |||||
INTERNAL REFERENCE | |||||||
VREF | Internal reference voltage | 4.5 | V | ||||
VREF accuracy | ±0.2% | ||||||
Drift | TA = –40°C to +85°C | 35 | ppm/°C | ||||
Start-up time | 150 | ms | |||||
SYSTEM MONITORS | |||||||
Reading error | Analog supply | 2% | |||||
Digital supply | 2% | ||||||
Device wake up | From power-up to DRDY low | 150 | ms | ||||
STANDBY mode | 31.25 | µs | |||||
Temperature sensor reading | Voltage | TA = +25°C | 145 | mV | |||
Coefficient | 490 | μV/°C | |||||
Test signal | Signal frequency | See Register Maps section for settings | fCLK / 221, fCLK / 220 | Hz | |||
Signal voltage | See Register Maps section for settings | ±1, ±2 | mV | ||||
Accuracy | ±2% | ||||||
CLOCK | |||||||
Internal oscillator clock frequency | Nominal frequency | 2.048 | MHz | ||||
Internal clock accuracy | TA = +25°C | ±0.5% | |||||
TA = –40°C to +85°C | ±2.5% | ||||||
Internal oscillator start-up time | 20 | μs | |||||
Internal oscillator power consumption | 120 | μW | |||||
DIGITAL INPUT/OUTPUT (DVDD = 1.8 V to 3.6 V) | |||||||
VIH | High-level input voltage | 0.8 DVDD | DVDD + 0.1 | V | |||
VIL | Low-level input voltage | –0.1 | 0.2 DVDD | V | |||
VOH | High-level output voltage | IOH = –500 μA | 0.9 DVDD | V | |||
VOL | Low-level output voltage | IOL = +500 μA | 0.1 DVDD | V | |||
Input current | 0 V < VDigitalInput < DVDD | –10 | 10 | μA | |||
SUPPLY CURRENT (Bias Turned Off) | |||||||
IAVDD | AVDD current | ADS1299-4 | Normal mode, AVDD – AVSS = 5 V | 4.06 | mA | ||
ADS1299-6 | 5.57 | ||||||
ADS1299 | 7.14 | ||||||
IDVDD | DVDD current | ADS1299-4 | Normal mode, DVDD = 3.3 V | 0.54 | mA | ||
ADS1299-6 | 0.66 | ||||||
ADS1299 | 1 | ||||||
ADS1299-4 | Normal mode, DVDD = 1.8 V | 0.27 | |||||
ADS1299-6 | 0.34 | ||||||
ADS1299 | 0.5 | ||||||
POWER DISSIPATION (Analog Supply = 5 V, Bias Amplifiers Turned Off) | |||||||
Power dissipation | ADS1299-4 | Normal mode | 22 | 24 | mW | ||
Power-down | 10 | µW | |||||
Standby mode, internal reference | 5.1 | mW | |||||
ADS1299-6 | Normal mode | 30 | 33 | mW | |||
Power-down | 10 | µW | |||||
Standby mode, internal reference | 5.1 | mW | |||||
ADS1299 | Normal mode | 39 | 42 | mW | |||
Power-down | 10 | µW | |||||
Standby mode, internal reference | 5.1 | mW |
PARAMETER | 2.7 V ≤ DVDD ≤ 3.6 V | 1.8 V ≤ DVDD ≤ 2.0 V | UNIT | |||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
tDOHD | Hold time, SCLK falling edge to invalid DOUT | 10 | 10 | ns | ||
tDOPD | Propagation delay time, SCLK rising edge to DOUT valid | 17 | 32 | ns | ||
tCSDOD | Propagation delay time, CS low to DOUT driven | 10 | 20 | ns | ||
tCSDOZ | Propagation delay time, CS high to DOUT Hi-Z | 10 | 20 | ns |
NOTE:
SPI settings are CPOL = 0 and CPHA = 1.