SLVSFG5D
September 2020 – March 2022
DRV8300
PRODUCTION DATA
1
Features
2
Applications
3
Description
4
Revision History
5
Device Comparison Table
6
Pin Configuration and Functions
7
Specifications
7.1
Absolute Maximum Ratings
7.2
ESD Ratings Comm
7.3
Recommended Operating Conditions
7.4
Thermal Information
7.5
Electrical Characteristics
7.6
Timing Diagrams
7.7
Typical Characteristics
8
Detailed Description
8.1
Overview
8.2
Functional Block Diagram
8.3
Feature Description
8.3.1
Three BLDC Gate Drivers
8.3.1.1
Gate Drive Timings
8.3.1.1.1
Propagation Delay
8.3.1.1.2
Deadtime and Cross-Conduction Prevention
8.3.1.2
Mode (Inverting and non inverting INLx)
8.3.2
Pin Diagrams
8.3.3
Gate Driver Protective Circuits
8.3.3.1
VBSTx Undervoltage Lockout (BSTUV)
8.3.3.2
GVDD Undervoltage Lockout (GVDDUV)
8.4
Device Functional Modes
9
Application and Implementation
9.1
Application Information
9.2
Typical Application
9.2.1
Design Requirements
9.2.2
Bootstrap Capacitor and GVDD Capacitor Selection
9.2.3
Application Curves
10
Power Supply Recommendations
11
Layout
11.1
Layout Guidelines
11.2
Layout Example
12
Device and Documentation Support
12.1
Receiving Notification of Documentation Updates
12.2
Support Resources
12.3
Trademarks
12.4
Electrostatic Discharge Caution
12.5
Glossary
13
Mechanical, Packaging, and Orderable Information
Package Options
Mechanical Data (Package|Pins)
PW|20
MPDS362A
RGE|24
MPQF124G
Thermal pad, mechanical data (Package|Pins)
RGE|24
QFND008AA
Orderable Information
slvsfg5d_oa
slvsfg5d_pm
1
Features
100-V Three Phase Half-Bridge Gate driver
Drives N-Channel MOSFETs (NMOS)
Gate Driver Supply (GVDD): 5-20 V
MOSFET supply (SHx) support upto 100 V
Integrated Bootstrap Diodes
(DRV8300D devices)
Supports Inverting and Non-Inverting INLx inputs
Bootstrap gate drive architecture
750-mA source current
1.5-A sink current
Supports up to 15S battery powered applications
Low leakage current on SHx pins (<55 µA)
Absolute maximum BSTx voltage upto 125-V
Supports negative transients upto -22-V on SHx
Built-in cross conduction prevention
Adjustable deadtime through DT pin for QFN package variants
Fixed deadtime insertion of 200 nS for TSSOP package variants
Supports 3.3-V and 5-V logic inputs with 20 V Abs max
4 nS typical propogation delay matching
Compact QFN and TSSOP packages
Efficient system design with
Power Blocks
Integrated protection features
BST undervoltage lockout (BSTUV)
GVDD undervoltage (GVDDUV)