JAJSCV8B May 2016 – December 2021 ADC32RF80 , ADC32RF83
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
SYNC REG | SYNC REG EN | 0 | 0 | 12BIT MODE | JESD MODE0 | ||
R/W-0h | R/W-0h | W-0h | W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | SYNC REG | R/W | 0h | This bit provides SYNC control through the SPI. 0 = Normal operation 1 = ADC output data are replaced with K28.5 characters |
6 | SYNC REG EN | R/W | 0h | This bit is the enable bit for SYNC control through the SPI. 0 = Normal operation 1 = SYNC control through the SPI is enabled (ignores the SYNCB input pins) |
5-4 | 0 | W | 0h | Must write 0 |
3-2 | 12BIT MODE | R/W | 0h | This bit enables the 12-bit output mode for more efficient data packing. 00 = Normal operation, 14-bit output 01, 10 = Unused 11 = High-efficient data packing enabled |
1-0 | JESD MODE0 | R/W | 0h | These bits select the configuration register to configure the correct LMFS frame assemblies for different decimation settings; see the JESD frame assembly tables in the Section 8.4.2.2 section. 00 = 0 01 = 1 10 = 2 11 = 3 |