JAJSCV8B May 2016 – December 2021 ADC32RF80 , ADC32RF83
PRODUCTION DATA
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | 0 | 0 | SEL SYSREF REG | ASSERT SYSREF REG | 0 | 0 | 0 |
W-0h | W-0h | W-0h | R/W-0h | R/W-0h | W-0h | W-0h | W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7-5 | 0 | W | 0h | Must write 0 |
4 | SEL SYSREF REG | R/W | 0h | SYSREF can be asserted using this bit. Ensure that the SEL SYSREF REG register bit is set high before using this bit; see the Section 8.3.3.1 section. 0 = SYSREF is logic low 1 = SYSREF is logic high |
3 | ASSERT SYSREF REG | R/W | 0h | Set this bit to use the SPI register to assert SYSREF. 0 = SYSREF is asserted by device pins 1 = SYSREF can be asserted by the ASSERT SYSREF REG register bit Other bits = 0 |
2-0 | 0 | W | 0h | Must write 0 |