JAJSIB2 December 2019 ADC3421-Q1
PRODUCTION DATA.
MIN | TYP | MAX | UNIT | |||
---|---|---|---|---|---|---|
tSU | Data setup time: data valid to zero-crossing of differential output clock (CLKOUTP – CLKOUTM)(5)(7) | 1-wire mode | 1.3 | 1.48 | ns | |
2-wire mode | 2.61 | 3.06 | ||||
tHO | Data hold time: zero-crossing of differential output clock
(CLKOUTP – CLKOUTM) to data becoming invalid(5)(7) |
1-wire mode | 1.32 | 1.57 | ns | |
2-wire mode | 2.75 | 3.12 | ||||
tPDI | Clock propagation delay: input clock falling edge cross-over to frame clock rising edge cross-over
(15 MSPS < sampling frequency < 25 MSPS) |
1-wire mode | 0.1 × tS + tDELAY | ns | ||
2-wire mode | 0.61 × tS + tDELAY | ns | ||||
tDELAY | Delay time | 3 | 4.5 | 5.9 | ns | |
LVDS bit clock duty cycle: duty cycle of differential clock
(CLKOUTP – CLKOUTM) |
49% | |||||
tFALL,
tRISE |
Data fall time, data rise time: rise time measured from –100 mV to 100 mV,
15 MSPS ≤ Sampling frequency ≤ 25 MSPS |
0.11 | ns | |||
tCLKRISE,
tCLKFALL |
Output clock rise time, output clock fall time: rise time measured from
–100 mV to 100 mV, 15 MSPS ≤ Sampling frequency ≤ 25 MSPS |
0.11 | ns |