JAJSIB2 December 2019 ADC3421-Q1
PRODUCTION DATA.
The devices offer two different output format options, thus making interfacing to a field-programmable gate array (FPGA) or an application-specific integrated circuit (ASIC) easy. Each option can be easily programmed using the serial interface, as shown in Table 1. The output interface options are:
INTERFACE OPTIONS | SERIALIZATION | RECOMMENDED SAMPLING FREQUENCY (MSPS) | BIT CLOCK FREQUENCY (MHz) | FRAME CLOCK FREQUENCY (MHz) | SERIAL DATA RATE PER WIRE (Mbps) | |
---|---|---|---|---|---|---|
MINIMUM | MAXIMUM | |||||
One-wire | 12x | 15 | 90 | 15 | 180 | |
25 | 150 | 25 | 300 | |||
Two-wire
(Default after Reset) |
6x | 20(1) | 60 | 20 | 120 | |
25 | 75 | 25 | 150 |