JAJSNQ4 March 2023 ADC34RF52
PRODUCTION DATA
After power-up, the internal registers must be initialized to their default values through a hardware reset by applying a low pulse on the RESET pin, as shown in Figure 8-8.
MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|
t1 | Power-on delay: delay from power up to active high RESET pulse | 1 | ms | ||
t2 | Reset pulse width: active low RESET pulse width | 100 | ns | ||
t3 | Register write delay: delay from RESET disable to SEN active | 45k | Clock cycles |