SBASAP7 December 2024 ADC3664-SP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The ADC3664-SP offers a flexible set of digital signal processing (DSP) features (Figure 7-9) where all or a subset of the features can be used. The ADC cores provide an 14-bit output which can be passed to the digital down converters (DDCs) or directly provided to the digital interface. Since the ADC core offers very low latency, the DSP features have to be disabled (D2 of 0x24) for the lowest latency.
Before data is sent on the data lanes, the data first passes through a resolution selection block and then an output bit mapper. The resolution selector offers selection of output resolutions: 14-bit, 16-bit, 18-bit, or 20-bit. For 16-bit, 18-bit, and 20-bit output resolutions, if the DDCs are not used, then zeros are simply appended as LSBs. The output bit mapper maps each data bit to a position within the data stream for each active lane.