SBASAP7 December 2024 ADC3664-SP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
DC ACCURACY | ||||||
No missing codes | 14 | bits | ||||
PSRR | Power supply rejection ratio | FIN = 1MHz | 35 | dB | ||
DNL | Differential nonlinearity | FIN = 5MHz | ±0.9 | ±0.97 | LSB | |
INL | Integral nonlinearity | FIN = 5MHz | ±2.6 | ±9.5 | LSB | |
VOS | Input offset | ±30 | ±50 | LSB | ||
VOS_DRIFT | Offset drift | ±0.06 | LSB/ºC | |||
Error | Gain error and internal reference combined error | Both channels are powered up | ±2 | %FSR | ||
Gain error | Both channels are powered up | ±1.8 | %FSR | |||
Gain drift | External 1.6V reference | ±57 | ppm/ºC | |||
Internal reference | 106 | ppm/ºC | ||||
Transition noise | 0.7 | LSB | ||||
ADC ANALOG INPUT (AINP/M, BINP/M) | ||||||
FS | Input full scale | Differential | 3.2 | Vpp | ||
VCM | Input common-mode voltage | 0.95 | V | |||
RIN | Input resistance | Differential at DC | 8 | kΩ | ||
CIN | Input capacitance | Differential at DC | 5.4 | pF | ||
VOCM | Output common-mode voltage | 0.95 | V | |||
BW | Analog input bandwidth (-3dB) | 1.4 | GHz | |||
INTERNAL VOLTAGE REFERENCE | ||||||
VREF | Internal reference voltage | 1.6 | V | |||
VREF output impedance | 8 | Ω | ||||
EXTERNAL VOLTAGE REFERENCE | ||||||
VREF | External voltage reference | 1.6 | V | |||
Input current | 1 | mA | ||||
Input impedance | 5.3 | kΩ | ||||
CLOCK INPUT (CLKP/M) | ||||||
Input clock frequency | External reference | 1 | 125 | MHz | ||
Internal reference | 100 | 125 | MHz | |||
VID | Differential input voltage | 0.5 | 1 | Vpp | ||
VCM | Input common-mode voltage | 0.9 | V | |||
RIN | Single ended input resistance to common mode | 5 | kΩ | |||
CIN | Single ended input capacitance | 1.5 | pF | |||
Clock duty cycle | 45 | 50 | 60 | % | ||
DIGITAL INPUTS (RESET, PDN, SCLK, SEN, SDIO) | ||||||
VIH | High level input voltage | 1.5 | V | |||
VIL | Low level input voltage | 0.3 | ||||
IIH | High level input current | 90 | 150 | uA | ||
IIL | Low level input current | -150 | -90 | uA | ||
CI | Input capacitance | 1.5 | pF | |||
DIGITAL OUTPUT (SDOUT) | ||||||
VOH | High level output voltage | ILOAD = -400 uA | IOVDD – 0.1 | IOVDD | V | |
VOL | Low level output voltage | ILOAD = 400 uA | 0.1 | |||
LVDS lane rate | 1 | Gbps | ||||
VID | DCLKIN differential input voltage | 200 | 350 | mVpp | ||
VCM | DCLKIN input common-mode voltage | 1.1 | 1.2 | 1.3 | V | |
SLVDS INTERFACE | ||||||
VOD | Differential output voltage | 0.585 | 700 | 0.785 | mVpp | |
VCM | Output common-mode voltage | 0.85 | 1.0 | 1.15 | V |