JAJSDU5A August 2017 – February 2020 ADS114S06B , ADS114S08B
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
0 | CLK | MODE | 1 | DR[3:0] | |||
R/W-0h | R/W-0h | R/W-0h | R/W-1h | R/W-4h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7 | RESERVED | R/W | 0h | Reserved
Always write 0h |
6 | CLK | R/W | 0h | Clock source selection
Configures the clock source to use either the internal oscillator or an external clock. 0 : Internal 4.096-MHz oscillator (default)1 : External clock |
5 | MODE | R/W | 0h | Conversion mode selection
Configures the ADC for either continuous conversion or single-shot conversion mode. 0 : Continuous conversion mode (default)1 : Single-shot conversion mode |
4 | RESERVED | R/W | 1h | Reserved
Always write 1h |
3:0 | DR[3:0] | R/W | 4h | Data rate selection
Configures the output data rate(1). 0000 : 2.5 SPS0001 : 5 SPS 0010 : 10 SPS 0011 : 16.6 SPS 0100 : 20 SPS (default) 0101 : 50SPS 0110 : 60 SPS 0111 : 100 SPS 1000 : 200 SPS 1001 : 400 SPS 1010 : 800 SPS 1011 : 1000 SPS 1100 : 2000 SPS 1101 : 4000 SPS 1110 : 4000 SPS 1111 : Reserved |