JAJS168G June 2005 – January 2021 ADS1232 , ADS1234
PRODUCTION DATA
When powering up the ADS123x, follow the prescribed PWDN pin sequence as shown in Figure 8-15. At power-up, hold the PWDN pin low until after AVDD and DVDD have stabilized above the minimum specified voltage levels. After an initial delay where PWDN must be held low (t15), take PWDN high then toggle PWDN low to high with pulse durations (t16 and t17) as shown in Figure 8-15 and Table 8-13. The ADC then begins operation as shown in Figure 8-14 and Table 8-12. Control PDWN by the host processor to provide the required power-on timing.
PARAMETER | MIN(1) | UNIT | ||
---|---|---|---|---|
t15 | Delay time, PWDN high after AVDD, DVDD stable | 10 | µs | |
t16 | Pulse duration, PWDN high | 26 | µs | |
t17 | Pulse duration, PWDN low | 26 | µs |