JAJSHL9A June 2019 – January 2021 ADS125H01
PRODUCTION DATA
MIN | MAX | UNIT | ||
---|---|---|---|---|
SERIAL INTERFACE | ||||
td(CSSC) | Delay time, first SCLK rising edge after CS1 or CS2 falling edge | 50 | ns | |
tsu(DI) | Setup time, DIN valid before SCLK falling edge | 25 | ns | |
th(DI) | Hold time, DIN valid after SCLK falling edge | 25 | ns | |
tc(SC) | SCLK period | 97 | ns | |
tw(SCH), tw(SCL) | Pulse duration, SCLK high or low | 40 | ns | |
td(SCCS) | Delay time, last SCLK falling edge before CS1 or CS2 rising edge | 50 | ns | |
tw(CSH) | Pulse duration, CS1 or CS2 high to reset interface | 25 | ns | |
RESET | ||||
tw(RSTL) | Pulse duration, RESET low | 4 | 1/fCLK | |
CONVERSION CONTROL | ||||
tw(STH) | Pulse duration, START high | 4 | 1/fCLK | |
tw(STL) | Pulse duration, START low | 4 | 1/fCLK | |
tsu(STDR) | Setup time, START low or STOP command before DRDY falling edge to stop the next conversion (continuous-conversion mode) | 100 | 1/fCLK | |
th(DRSP) | Hold time, START low or STOP command after DRDY falling edge to continue the next conversion (continuous-conversion mode) | 150 | 1/fCLK |