JAJSHL9A June 2019 – January 2021 ADS125H01
PRODUCTION DATA
MODE1 is shown in Figure 9-25 and described in Table 9-27.
Return to Register Map Summary.
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | RESERVED | RESERVED | CONVRT | DELAY[3:0] | |||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
7:5 | RESERVED | R/W | 0h | Reserved Always write 0 |
4 | CONVRT | R/W | 0h | Conversion Mode Select the ADC conversion mode. See the Section 9.4.1 section. 0: Continuous-conversion mode (default) 1: Pulse-conversion (one shot) mode |
3:0 | DELAY[3:0] | R/W | 1h | Conversion Start Delay Program the time delay at the start of conversion. See the Section 9.4.1.4 section for details. Values listed are with fCLK = 7.3718 MHz. Values shown in parenthesis are at fCLK = 10.24 MHz. 0000: 0 µs (not for 25.6-kSPS or 40-kSPS operation) 0001: 50 µs (36 µs) (default) 0010: 59 µs (42µs) 0011: 67 µs (48 µs) 0100: 85 µs (61 µs) 0101: 119 µs (85 µs) 0110: 189 µs (136 µs) 0111: 328 µs (236 µs) 1000: 605 µs (435 µs) 1001: 1.16 ms (835 µs) 1010: 2.27 ms (1.63 ms) 1011: 4.49 ms (3.23 ms) 1100: 8.93 ms (6.43 ms) 1101: 17.8 ms (12.8 ms) 1110-1111: Reserved |