JAJSIY6C December 2011 – April 2020 ADS1291 , ADS1292 , ADS1292R
PRODUCTION DATA.
2.7 V ≤ DVDD ≤ 3.6 V | 1.7 V ≤ DVDD ≤ 2 V | UNIT | ||||||
---|---|---|---|---|---|---|---|---|
MIN | NOM | MAX | MIN | NOM | MAX | |||
tCLK | Master clock period (CLK_DIV bit of LOFF_STAT register = 0) | 1775 | 2170 | 1775 | 2170 | ns | ||
Master clock period (CLK_DIV bit of LOFF_STAT register = 1) | 444 | 542 | 444 | 542 | ns | |||
tCSSC | CS low to first SCLK, setup time | 6 | 17 | ns | ||||
tSCLK | SCLK period | 50 | 66.6 | ns | ||||
tSPWH, L | SCLK pulse width, high and low | 15 | 25 | ns | ||||
tDIST | DIN valid to SCLK falling edge: setup time | 10 | 10 | ns | ||||
tDIHD | Valid DIN after SCLK falling edge: hold time | 10 | 11 | ns | ||||
tDOPD | SCLK rising edge to DOUT valid | 12 | 22 | ns | ||||
tCSH | CS high pulse | 2 | 2 | tCLKs | ||||
tCSDOD | CS low to DOUT driven | 10 | 20 | ns | ||||
tSCCS | Eighth SCLK falling edge to CS high | 3 | 3 | tCLKs | ||||
tSDECODE | Command decode time | 4 | 4 | tCLKs | ||||
tCSDOZ | CS high to DOUT Hi-Z | 10 | 20 | ns |
NOTE:
SPI settings are CPOL = 0 and CPHA = 1.