SBAS590E March 2016 – June 2020 ADS131A02 , ADS131A04
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
In synchronous slave mode, DRDY is an input signal that must be pulsed at the device set data rate. The DRDY input signal is compared to an internally-generated data update signal to verify that these two signals are synchronized. A high-to-low DRDY transition is expected at the programmed data rate or at multiples thereof. In the event of an unexpected DRDY input pulse, the F_RESYNC bit flags in the STAT_1 register and the ADC digital filter resets. Use the DRDY input signal as a synchronization method to align new data ready with an external event or with a second ADS131A0x device. See the Timing Requirements: Synchronous Slave Interface Mode table for the timing requirements of the DRDY input in synchronous slave mode.