JAJSML5A March 2022 – August 2022 ADS131M04-Q1
PRODUCTION DATA
An LVCMOS clock must be provided at the CLKIN pin continuously when the ADS131M04-Q1 is running in normal operation. The frequency of the clock can be scaled in conjunction with the power mode to provide a tradeoff between power consumption and dynamic range.
The PWR[1:0] bits in the CLOCK register allow the device to be configured in one of three power modes: high-resolution (HR) mode, low-power (LP) mode, and very low-power (VLP) mode. Changing the PWR[1:0] bits scales the internal bias currents to achieve the expected power levels. The external clock frequency must follow the guidance provided in the Section 6.3 table corresponding to the intended power mode in order for the device to perform according to the specification.