JAJSPK6B December 2015 – January 2023 ADS54J66
PRODUCTION DATA
Figure 8-2 shows a histogram of output codes for when no signal is applied at the analog inputs of the ADS54J66. Figure 8-3 shows that when the dc offset correction block of the device is bypassed, the output code histogram becomes multi-modal with as many as four peaks. This (TBD this what?) happens because the ADS54J66 is a 4-way interleaved ADC with each ADC core having a different internal dc offset.
Figure 8-4 shows that when the dc offset correction block is frozen (instead of bypassing), the output code histogram improves (compared to when bypassed). However, when the temperature changes, the dc offset difference among interleaving cores may increase resulting in increased spacing between peaks in the histogram.