8.6.43 HIGH_TH_CH5 Register (Address = 0x35) [reset = 0xFF]
HIGH_TH_CH5 is shown in Figure 80 and described in Table 57.
Return to the Summary Table.
Figure 80. HIGH_TH_CH5 Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
HIGH_THRESHOLD_CH5_MSB[7:0] |
R/W-11111111b |
|
Table 57. HIGH_TH_CH5 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-0 |
HIGH_THRESHOLD_CH5_MSB[7:0] |
R/W |
11111111b |
MSB aligned high threshold for analog input. These bits are compared with top 8 bits of ADC conversion result. |