JAJSHX7A September 2010 – September 2019 ADS7947 , ADS7948 , ADS7949
PRODUCTION DATA.
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
CONVERSION CYCLE | ||||||
fSAMPLE | Sample rate (throughput rate) | SCLK = 34 MHz,
16 clock frame |
2 | MSPS | ||
fSAMPLE MAX = 1 / ( tCONV MAX + tACQ MIN) | ADS7947 (12 bit), SCLK = 34 MHz | 2.1 | MSPS | |||
ADS7948 (10 bit), SCLK = 34 MHz | 2.57 | |||||
ADS7949 (8 bit), SCLK = 34 MHz | 3 | |||||
tACQ | Acquisition time | 80 | ns | |||
POWER DOWN | ||||||
tPDSU | Setup time, PDEN high to CS rising edge
(see Figure 45 and Figure 46) |
2 | ns | |||
tPDH | Hold time, CS rising edge to PDEN falling edge (see Figure 45) | 20 | ns | |||
SPI INTERFACE TIMINGS | ||||||
tW1 | Pulse duration, CS high | 25 | ns | |||
tSU1 | Setup time, CS low to first rising edge of SCLK | DVDD = 1.8 V | 3.5 | ns | ||
DVDD = 3 V | 3.5 | |||||
DVDD = 5 V | 3.5 | |||||
tD4 | Delay time, CS rising edge from conversion end
(see the tCONV specification for conversion time) |
10 | ns | |||
tWH | Pulse duration, SCLK high | 11 | ns | |||
tWL | Pulse duration, SCLK low | 11 | ns | |||
fSCLK | SCLK frequency | 0.4 | 34 | 40 | MHz |