This bank of registers configures the low threshold for the digital window comparator. For 16-bit ADC data output, the comparator thresholds are 16-bits wide and are spread over two 8-bit registers. Use the registers listed in Table 7-42 to configure the low threshold for the individual analog input channels
Table 7-42 LO_TRIG_AINx[15:0] Register
Address Map(1)
ANALOG INPUT |
REGISTER ADDRESS FOR LO_TRIG_AINx[15:8] |
REGISTER ADDRESS FOR LO_TRIG_AINx[7:0] |
AIN7 |
051h |
054h |
AIN6 |
059h |
058h |
AIN5 |
05Dh |
05Ch |
AIN4 |
061h |
060h |
AIN3 |
065h |
064h |
AIN2 |
069h |
068h |
AIN1 |
06Dh |
06Ch |
AIN0 |
071h |
070h |
(1) AINx refers to analog inputs channels AIN0, AIN1, AIN2, AIN3, AIN4, AIN5, AIN6, and AIN7.
Figure 7-31 MSB Byte Register for LO_TRIG_AINx[15:8]7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
LO_TRIG[15:8] |
R/W-0000 0000b |
Figure 7-32 LSB Byte Register for LO_TRIG_AINx[7:0]7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
LO_TRIG[7:0] |
R/W-0000 0000b |
Table 7-43 LO_TRIG_AINx[15:0] Registers Field DescriptionsBit | Field | Type | Reset | Description |
---|
15:0 | LO_TRIG[15:0] | R/W | 0000 0000 0000 0000b | Low threshold for the digital window comparator |