JAJSGY4B May   2013  – February 2019 ADS8862

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      ADC 電源用に別個の LDO が不要
  4. 改訂履歴
  5. 概要(続き)
  6. Device Comparison Table
  7. Pin Configuration and Functions
    1.     Pin Functions
  8. Specifications
    1. 8.1 Absolute Maximum Ratings
    2. 8.2 ESD Ratings
    3. 8.3 Recommended Operating Conditions
    4. 8.4 Thermal Information
    5. 8.5 Electrical Characteristics
    6. 8.6 Timing Requirements: 3-Wire Operation
    7. 8.7 Timing Requirements: 4-Wire Operation
    8. 8.8 Timing Requirements: Daisy-Chain
    9. 8.9 Typical Characteristics
  9. Parameter Measurement Information
    1. 9.1 Equivalent Circuits
  10. 10Detailed Description
    1. 10.1 Overview
    2. 10.2 Functional Block Diagram
    3. 10.3 Feature Description
      1. 10.3.1 Analog Input
      2. 10.3.2 Reference
      3. 10.3.3 Clock
      4. 10.3.4 ADC Transfer Function
    4. 10.4 Device Functional Modes
      1. 10.4.1 CS Mode
        1. 10.4.1.1 3-Wire CS Mode Without a Busy Indicator
        2. 10.4.1.2 3-Wire CS Mode With a Busy Indicator
        3. 10.4.1.3 4-Wire CS Mode Without a Busy Indicator
        4. 10.4.1.4 4-Wire CS Mode With a Busy Indicator
      2. 10.4.2 Daisy-Chain Mode
        1. 10.4.2.1 Daisy-Chain Mode Without a Busy Indicator
        2. 10.4.2.2 Daisy-Chain Mode With a Busy Indicator
  11. 11Application and Implementation
    1. 11.1 Application Information
      1. 11.1.1 ADC Reference Driver
      2. 11.1.2 ADC Input Driver
        1. 11.1.2.1 Input Amplifier Selection
        2. 11.1.2.2 Charge-Kickback Filter
    2. 11.2 Typical Applications
      1. 11.2.1 DAQ Circuit for a 1.5-µs, Full-Scale Step Response
        1. 11.2.1.1 Design Requirements
        2. 11.2.1.2 Detailed Design Procedure
      2. 11.2.2 DAQ Circuit for Lowest Distortion and Noise Performance at 680 kSPS
        1. 11.2.2.1 Design Requirements
        2. 11.2.2.2 Detailed Design Procedure
      3. 11.2.3 Ultralow-Power DAQ Circuit at 10 kSPS
        1. 11.2.3.1 Design Requirements
        2. 11.2.3.2 Detailed Design Procedure
  12. 12Power Supply Recommendations
    1. 12.1 Power-Supply Decoupling
    2. 12.2 Power Saving
  13. 13Layout
    1. 13.1 Layout Guidelines
    2. 13.2 Layout Example
  14. 14デバイスおよびドキュメントのサポート
    1. 14.1 ドキュメントのサポート
      1. 14.1.1 関連資料
    2. 14.2 ドキュメントの更新通知を受け取る方法
    3. 14.3 コミュニティ・リソース
    4. 14.4 商標
    5. 14.5 静電気放電に関する注意事項
    6. 14.6 Glossary
  15. 15メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics

all minimum and maximum specifications are at AVDD = 3 V, DVDD = 3 V, VREF = 5 V, and fSAMPLE = 680 kSPS over the operating free-air temperature range (unless otherwise noted); typical specifications are at TA = 25°C, AVDD = 3 V, and DVDD = 3 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ANALOG INPUT
Full-scale input span(1) AINP – AINN 0 VREF V
Operating input range(1) AINP –0.1 VREF + 0.1 V
AINN –0.1 + 0.1
CI Input capacitance AINP and AINN terminal to GND 59 pF
Input leakage current During acquisition for dc input 5 nA
EXTERNAL REFERENCE INPUT
VREF Input range 2.5 5 V
Reference input current During conversion, 680-kHz sample rate, mid-code 160 μA
Reference leakage current 250 nA
CREF Decoupling capacitor at the REF input 10 22 µF
SYSTEM PERFORMANCE
Resolution 16 Bits
NMC No missing codes 16 Bits
DNL Differential linearity –0.99 ±0.6 1 LSB(2)
INL Integral linearity(5) –2 ±0.8 2 LSB(2)
EO Offset error(3) –4 ±1 4 mV
Offset error drift with temperature ±1.5 µV/°C
EG Gain error –0.01 ±0.005 0.01 %FSR
Gain error drift with temperature ±0.15 ppm/°C
CMRR Common-mode rejection ratio With common-mode input signal = 5 VPP at dc 90 100 dB
PSRR Power-supply rejection ratio At mid-code 80 dB
Transition noise 0.5 LSB
SAMPLING DYNAMICS
tconv Conversion time 500 930 ns
tACQ Acquisition time 540 ns
Maximum throughput rate
with or without latency
680 kHz
Aperture delay 4 ns
Aperture jitter, RMS 5 ps
Step response Settling to 16-bit accuracy 540 ns
Overvoltage recovery Settling to 16-bit accuracy 540 ns
DYNAMIC CHARACTERISTICS
SINAD Signal-to-noise + distortion(7) At 1 kHz, VREF = 5 V 90.5 92.9 dB
At 10 kHz, VREF = 5 V 92.9
At 100 kHz, VREF = 5 V 88.2
SNR Signal-to-noise ratio(7) At 1 kHz, VREF = 5 V 92 93 dB
At 10 kHz, VREF = 5 V 93
At 100 kHz, VREF = 5 V 88.5
THD Total harmonic distortion(7)(4) At 1 kHz, VREF = 5 V –108 dB
At 10 kHz, VREF = 5 V –108
At , VREF = 5 V –101
SFDR Spurious-free dynamic range(7) At 1 kHz, VREF = 5 V 108 dB
At 10 kHz, VREF = 5 V 108
At 100 kHz, VREF = 5 V 101
BW–3dB –3-dB small-signal bandwidth 30 MHz
POWER-SUPPLY REQUIREMENTS
Power-supply voltage AVDD Analog supply 2.7 3 3.6 V
DVDD Digital supply range 1.65 1.8 3.6
Supply current AVDD 680-kHz sample rate, AVDD = 3 V 1.4 1.8 mA
PVA Power dissipation 680-kHz sample rate, AVDD = 3 V 4.2 5.4 mW
100-kHz sample rate, AVDD = 3 V 0.6
10-kHz sample rate, AVDD = 3 V 60 μW
IAPD Device power-down current(6) 50 nA
DIGITAL INPUTS: LOGIC FAMILY (CMOS)
VIH High-level input voltage 1.65 V < DVDD < 2.3 V 0.8 × DVDD DVDD + 0.3 V
2.3 V < DVDD < 3.6 V 0.7 × DVDD DVDD + 0.3
VIL Low-level input voltage 1.65 V < DVDD < 2.3 V –0.3 0.2 × DVDD V
2.3 V < DVDD < 3.6 V –0.3 0.3 × DVDD
ILK Digital input leakage current ±10 ±100 nA
DIGITAL OUTPUTS: LOGIC FAMILY (CMOS)
VOH High-level output voltage IO = 500-μA source, CLOAD = 20 pF 0.8 × DVDD DVDD V
VOL Low-level output voltage IO = 500-μA sink, CLOAD = 20 pF 0 0.2 × DVDD V
TEMPERATURE RANGE
TA Operating free-air temperature –40 85 °C
Ideal input span, does not include gain or offset error.
LSB = least significant bit. 1 LSB at 16-bits is approximately 15.26 ppm.
Measured relative to actual measured reference.
Calculated on the first nine harmonics of the input frequency.
This parameter is the endpoint INL, not best-fit.
The device automatically enters a power-down state at the end of every conversion, and remains in power-down during the acquisition phase.
All specifications expressed in decibels (dB) refer to the full-scale input (FSR) and are tested with an input signal 0.5 dB below full-scale, unless otherwise specified.