JAJSP59B January 2023 – May 2024 ADS9218 , ADS9219
PRODMIX
ADD | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
00h | RESERVED | SPI_MODE | SPI_RD_EN | RESET | ||||||||||||
01h | RESERVED | DAISY_CHAIN_LEN | RESERVED | |||||||||||||
03h | RESERVED | REG_BANK_SEL | ||||||||||||||
04h | RESERVED | INIT_1 | ||||||||||||||
06h | REG_00H_READBACK |
Access Type | Code | Description |
---|---|---|
R | R | Read |
W | W | Write |
R/W | R/W | Read or write |
Reset or Default Value | ||
-n | Value after reset or the default value |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | SPI_MODE | SPI_RD_EN | RESET | ||||
W-0h | W-0h | W-0h | W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-3 | RESERVED | W | 0h | Reserved. Do not change from the default reset value. |
2 | SPI_MODE | W | 0h | Select between legacy SPI
mode and daisy-chain SPI mode for the configuration interface for
register access. 0 : Daisy-chain SPI mode 1 : Legacy SPI mode |
1 | SPI_RD_EN | W | 0h | Enable register read
access in legacy SPI mode. This bit has no effect in daisy-chain SPI
mode. 0 : Register read disabled 1 : Register read enabled |
0 | RESET | W | 0h | ADC reset control. 0 : Normal device operation 1 : Reset all registers |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | DAISY_CHAIN_LEN | RESERVED | |||||
R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-7 | RESERVED | R/W | 0h | Reserved. Do not change from the default reset value. |
6-2 | DAISY_CHAIN_LEN | R/W | 0h | Configure the number of
ADCs connected in daisy-chain for the SPI configuration. 0 : 1 ADC 1 : 2 ADCs 31 : 32 ADCs |
1-0 | RESERVED | R/W | 0h | Reserved. Do not change from the default reset value. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R/W-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REG_BANK_SEL | |||||||
R/W-2h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-8 | RESERVED | R/W | 0h | Reserved. Do not change from the default reset value. |
7-0 | REG_BANK_SEL | R/W | 2h | Register bank selection
for read and write operations. 0 : Select register bank 0 2 : Select register bank 1 16 : Select register bank 2 |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
RESERVED | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
RESERVED | INIT_1 | ||||||
R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
3-0 | INIT_1 | R/W | 0h | INIT_1 field for device initialization. Write 1011b during the initialization sequence. Write 0000b for normal operation. |
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
REG_00H_READBACK | |||||||
R-0h | |||||||
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
REG_00H_READBACK | |||||||
R-5h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-0 | REG_00H_READBACK | R | 2h | This register is a copy of the register address 0x00 for readback. The register address 0x00 is write-only. The default readback value is 2h because SPI_RD_EN in address 0x00 must be set to 1 for register reads. |