JAJSRL6 November 2023 AFE432A3W , AFE532A3W
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
WIN-LATCH-EN | DEV-LOCK | EE-READ-ADDR | EN-INT-REF | DAC-PDN-1 | RESERVED | DAC-PDN-0 | RESERVED | DAC-PDN-2 | RESERVED | ||||||
R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-3h | R/W-1h | R/W-3h | R/W-Fh | R/W-3h | R/W-1h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15 | WIN-LATCH-EN | R/W | 0h | 0: Non-latching
window-comparator output. 1: Latching window-comparator output. |
14 | DEV-LOCK | R/W | 0h | 0: Device not locked 1: Device locked, the device locks all the registers. To set this bit back to 0 (unlock device), write to the unlock code to the DEV-UNLOCK field in the COMMON-TRIGGER register first, followed by a write to the DEV-LOCK bit as 0. |
13 | EE-READ-ADDR | R/W | 0h | 0: Fault-dump read enable at
address 0x00. 1: Fault-dump read enable at address 0x01. |
12 | EN-INT-REF | R/W | 0h | 0: Disable internal
reference. 1: Enable internal reference. This bit must be set before using internal reference gain settings. |
11-10 | DAC-PDN-1 | R/W | 3h | 00: Power-up DAC channel
1. 01: Power-down DAC channel 1 with 10 kΩ to AGND. 10: Power-down DAC channel 1 with 100 kΩ to AGND. 11: Power-down DAC channel 1 with Hi-Z to AGND. |
9 | RESERVED | R/W | 1h | Always write 1h. |
8-7 | DAC-PDN-0 | R/W | 3h | 00: Power-up DAC channel
0. 01: Power-down DAC channel 0 with 10 kΩ to AGND. 10: Power-down DAC channel 0 with 100 kΩ to AGND. 11: Power-down DAC channel 0 with Hi-Z to AGND. |
6-3 | RESERVED | R/W | Fh | Always write Fh. |
2-1 | DAC-PDN-2 | R/W | 3h | 00: Power-up DAC channel
2. Others: Power-down DAC channel 2 with 1.2 kΩ to AGND. |
0 | RESERVED | R/W | 1h | Always write 1h. |