JAJSLP2A august 2021 – july 2023 AFE439A2 , AFE539A4 , AFE639D2
PRODUCTION DATA
15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
X | VOUT-GAIN-x | X | CMP-x-HIZ-IN-DIS | CMP-x-INV-EN | CMP-x-EN | ||||||||||
X-0h | R/W-0h | X-0h | R/W-0h | R/W-0h | R/W-0h |
Bit | Field | Type | Reset | Description |
---|---|---|---|---|
15-13 | X | X | 0h | Don't care |
12-10 | VOUT-GAIN-x | R/W | 0h | 000: Gain = 1 ×, external
reference on VREF/MODE pin 001: Gain = 1 ×, VDD as reference 010: Gain = 1.5 ×, internal reference 011: Gain = 2 ×, internal reference 100: Gain = 3 ×, internal reference 101: Gain = 4 ×, internal reference Others: Invalid |
9-3 | X | X | 0h | Don't care |
2 | CMP-x-HIZ-IN-DIS | R/W | 0 | 0: AINx input has
high-impedance. Input voltage range is limited. 1: AINx input is connected to resistor divider and has finite impedance. Input voltage range is same as full-scale. |
1 | CMP-x-INV-EN | R/W | 0 | 0: Don't invert the
comparator output 1: Invert the comparator output |
0 | CMP-x-EN | R/W | 0 | 0: Disable comparator mode 1: Enable comparator mode. Current-output must be in power-down. Voltage-output mode must be enabled. |