4 Revision History
Changes from November 18, 2022 to July 21, 2023 (from Revision C (November 2022) to Revision D (July 2023))
- ページの利用率と読みやすさを向上するために、「特長」ページのレイアウトを再編成。導入しやすくするため、ADC、CONTROLSS、高速、およびテクノロジー / パッケージ・クラスタの表現を変更。Go
-
グローバル:CPSW3G を CPSW に変更Go
- (特長):「最大 140GPIO」を「最大 139GPIO」に変更。Go
- (特長):PRU メモリを 12KB から 16KB に変更。Go
- (特長):機能安全の「対象」を「準拠」に変更Go
- (パッケージ情報):パッケージの詳細から「[SiP]」を削除。Go
- (Device Comparison): Added footnote about TCM access to the core.Go
- (Device Comparison): Add footnote about Functional Safety Compliance.Go
- (Device Comparison): Changed "Up to 140" to "Up to 139"Go
- (Related Products): Replaced "TPS653851A-Q1" with "TPS653850A-Q1" under "Products to complete your design" paragraphGo
- (Pin Attributes): Updated/Changed all applicable Ball State After
Reset values from to "Off / Off / Off" from "Off / On / Down"Go
- (Pin Attributes): Updated QSPI0_CLKLB ball Ball State After Reset
values to "On / On / Down"Go
- (Pin Attributes): Replaced RSVD_J16 with VDD Go
- (Pin Attributes): Replaced EQEP_S and EQEP_I with EQEP_STROBE and
EQEP_INDEX Go
- (Digital and Analog IO Electrical Characteristics): Changed V_OH to VDDS33 - 0.45V and V_OL to 0.45VGo
- (Crystal Oscillator (XTAL) Parameters): Added Duty CycleGo
- (Peripheral Timings ePWM): Added EPWM Characteristics tableGo
- (SPI): Shanged SS2 and SS3 minimum values from "18.45 x P" to "0.45 x P"Go
- (Decoupling Capacitor Requirements): Added CVPP and CADC_VREF
Go
- (Device Naming Convention): Added table note for BLANKGo
Changes from October 18, 2022 to November 18, 2022 (from Revision B (October 2022) to Revision C (November 2022))
-
グローバル:ドキュメントのステータスを「事前情報」から「量産データ」に変更Go
-
グローバル:次の新しい GPN を追加:AM2632、AM2632-Q1、AM2631、AM2631-Q1Go
- (特長):ページの利用率と読みやすさを向上するために、一部のページのレイアウトを再編成Go
- (パッケージ情報):AM2631...ZCZQ1 の行を追加Go
- (Device Comparison): Updated/Changed the Arm Cortex-R5F rowGo
- (Device Comparison): Updated/Changed references of "Speed and Memory Grade" to "Operating Performance Points"Go
- (Device Comparison): Added table note to clarify JTAG Device ID featuresGo
- (Device Comparison): Updated Arm Cortex-R5 reference name to R5FSS.Go
- (Device Comparison): Updated Hardware Security Module reference name to HSM.Go
- (Device Comparison): Added outputclass=shade to section header rows, collapsed FSI options to single row. Updated QSPI row to Quad SPI Flash interface and QSPI for reference name.Go
- (Related Products): Fixed typoGo
- (Related Products): Updated wording for Sitara Processors entry to better match MCU. Updated layout and text description of Products to complete your design entry. Minor update to EVM entry wording.Go
- (Related Products): Replaced "TPS3703-Q1" with "TPS3704-Q1" under "Products to complete your design" paragraphGo
- (Pin Attributes): Updated/Changed all applicable Ball State After Reset values from "Off / Off / Off" to "Off / On / Down"Go
- (Pin Attributes): Updated/Changed QSPI0_CLKLB Ball State After Reset value from "Off / Off / Off" to "On / On / Down"Go
- (Operating Performance Points): Removed M grade rowGo
- (Power Consumption Summary): Renamed Power Consumption Summary to Power Consumption - Maximum.Go
- (Power Consumption Summary): Added Power Consumption - Typical and Power Consumption - Traction Inverter sectionsGo
- (Analog-to-Digital Converter (ADC)): Updated Input Conversion MAX Range from "33/18 x VREFFHI V" to "32/18 x VREFHI V" Go
- (Analog-to-Digital Converter (ADC)): Updated TYP VREFHI input current from "300 µA" to "400 µA"Go
- (Analog-to-Digital Converter (ADC)): Added TYP Input Leakage valueGo
- (Analog-to-Digital Converter (ADC)): Updated Power Consumption (VDDA18) TYP value from "500 µA" to "700 µA"Go
- (Comparator Subsystem A (CMPSSA)): Removed first option for Comparator input range MAX parameterGo
- (Comparator Subsystem A (CMPSSA)): Updated DAC static offset error MIN value from "–20 mV" to "–45 mV" and MAX value from "70 mV" to "45 mV"Go
- (Comparator Subsystem A (CMPSSA)): Updated DAC_VREF loading TYP value from "6 kΩ" to "37 kΩ"Go
- (Comparator Subsystem A (CMPSSA)): Updated Input Leakage TYP value "1 μA" to "0.1 μA" and added MAX value "5 μA"Go
- (Comparator Subsystem B (CMPSSB)): Updated Comparator input range MIN value from "0 V" to "0.1 V" and MAX value from "1.8 x DAC_VREF" to "VDDA33 - 50mV"Go
- (Comparator Subsystem B (CMPSSB)): Updated DAC output range MIN value from "0 V" to "0.1 V" and MAX value from "DAC_VREF" to "Minimum of 33/18 x DAC_VREF or VDDA33 - 50mV"Go
- (Comparator Subsystem B (CMPSSB)): Updated DAC static offset error MIN value from "–20 mV" to "–45 mV" and max value from "70 mV" to "45 mV"Go
- (Comparator Subsystem B (CMPSSB)): Updated DAC MAX settling time from "2 μs" to "1 μs"Go
- (Comparator Subsystem B (CMPSSB)): Updated DAC_VREF loading TYP value from "6 kΩ" to "37 kΩ"Go
- (Comparator Subsystem B (CMPSSB)): Updated Input Leakage TYP value "1 μA" to "0.1 μA" and added MAX value "5 μA"Go
- (Digital-to-Analog Converter (DAC)): Updated Power-up time MAX value from "10 µs" to "1 µs" Go
- (Power Management Unit (PMU)): Updated DC accuracy MIN value from "–2% V" to "1.764 V" and MAX value from "2% V" to "1.836 V"Go
- (Digital and Analog IO Electrical Characteristics): Reorganized sections; added outputclass=shade to section header rows; added space before unit in parameter columns entries; changed "pullup or pulldown inhibited" to "pull Disabled"Go
- Initial prolog creationGo
- (Hardware Design Guide): Added new sectionGo
- (Device Naming Convention): Changed "Device Speed and Memory Grades" to "Device Operating Performance Points"Go
- (Device Naming Convention): Removed M OPP speed grade rowGo
- (DNC): to replace M speed grade row: M and N must change entry places in Public only section, then all morerows = n+1 in Speed grade sectionsGo
- (Documentation Support): Added AM263x TRM Register Addendum LinkGo
- (Documentation Support): Removed AM243x text from DeviceName Variable reference. Updated all links to use full url value in href and removed outputclass=techlit. Moved Errata link before TRM and RA links.Go