JAJSRU7C October 2023 – May 2024 AM263P4 , AM263P4-Q1
PRODUCTION DATA
Ball Number | Ball Name | Pin Connectivity Requirements |
---|---|---|
D4 | SAFETY_ERRORn | This pin must be connected to ground (VSS) through a separate external pull resistor to ensure it is held to a valid logic low level if a PCB signal trace is connected and not actively driven by an attached device. The internal pull–down may be used to hold a valid logic low level if no PCB signal trace is connected to the ball. |
J16 | RSVD_J16 | This pin must be connected to 1.2V supply (VDD). |
T4 U1 |
RSVD_T4 RSVD_U1 |
Each of these pins must be connected (shorted) directly to ground (VSS) |
U3 V2 |
RSVD_U3 RSVD_V2 |
Each of these pins must be left unconnected. |
P15(1) | RSVD_P15(1) | ZCZ_S and ZCZ_F Package only. This pin must be left unconnected |
B3 C5 D5 |
TCK TDI TMS |
Each of these pins must be connected to the corresponding power supply through separate external pull resistors to ensure these balls are held to a valid logic high level if a PCB signal trace is connected and not actively driven by an attached device. The internal pull–up may be used to hold a valid logic high level if no PCB signal trace is connected to the ball. |
A13 B13 |
I2C0_SCL I2C0_SDA |
Each of these pins must be connected to the corresponding power supply through separate external pull resistors to ensure these balls are held to a valid logic high level. |
N1 N4 A11 C10 |
QSPI0_D0 (SOP0) QSPI0_D1 (SOP1) SPI0_CLK (SOP2) SPI0_D0 (SOP3) |
Each of these pins must be connected to the corresponding power supply or ground (VSS) through separate external pull resistors to ensure these balls are held to a valid logic high or low level as appropriate to select the desired device boot mode. |
U16 T15 |
ADC_CAL0 ADC_CAL1 |
If all ADCx_AINy inputs for all ADC instances (ADC[0:4]_AIN[0:5]) are not used, the ADC_CAL[0:1] analog pins must be connected (shorted) directly to ground (VSS). |
U2 | VSYS_MON | If VSYS_MON is not used, this pin may be connected (shorted) directly to ground (VSS). |
ADC ZCZ PIN | ADC[0:4]_AIN[0:5] | Any unused ADCx_AINy input pin for any ADC instance (ADC[0:4]_AIN[0:5]) must be connected (shorted) directly to ground (VSS). |
LVCMOS ZCZ PIN | Any LVCMOS Voltage Buffer Pin | If an associated IOMUX pad configuration register exists for a given pin, it may remain unconnected. After PORz, the LVCMOS voltage buffer is configured to a default state compatible with an unconnected ball. |
P1(2) M4(2) P3(2) M1(2) L2(2) H1(2) J1(2) K2(2) J4(2) K4(2) K3(2) |
GPIO0(2) GPIO5(2) GPIO6(2) GPIO7(2) GPIO9(2) GPIO65(2) GPIO66(2) GPIO67(2) GPIO68(2) GPIO69(2) GPIO70(2) |
ZCZ_F Package only. Each of these pins must be left unconnected with no PCB trace. |
L1(2) | GPIO8(2) | ZCZ_F Package only. This pin must be connected to VDDS33 through a separate external 4.7kΩ pull resistor placed as close to the device as possible. |
J3(2) | GPIO64(2) | ZCZ_F Package only. OSPI_RESET_OUT0 connection to PORz. In order to reset the on-die OSPI flash module OSPI_RESET_OUT0 must be connected to an open-drain equivalent of PORz. |