JAJSNL7B December 2021 – December 2023 AM2732 , AM2732-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
BUFFER TYPE (STANDARD) | DESCRIPTION | VOLTAGE RAIL | PERIPHERALS |
---|---|---|---|
LVCMOS | Dual voltage 1.8V/3.3V LVCMOS I/O buffer | VIOIN, VIOIN_18 | Resets, QSPI, UART, SPI, I2C, CAN-FD, GPIO, RGMII, MDIO, ePWM, eCAP, JTAG, Trace, SOP, Safety, DMM |
GPADC | General Purpose ADC Input | VIN_18ADC | GPADC |
Clock Subsystem | Clock subsystem crystal or 1.8V single-ended input buffer | VIN_18CLK | CLKP/CLKM |
Clock Subsystem Output | Analog, low-jitter output from clock subsystem | VIN_18CLK | OSC_CLKOUT |
LVDS TX | LVDS high-speed data, differential output buffer | VIOIN_18DIFF | Aurora LVDS |
CSI2.0 RX | MIPI D-PHY CSI2.0 high-speed data, differential input buffer | VIOIN_18DIFF | CSI2 |