SPRSPB0 December 2024 AM2754-Q1
ADVANCE INFORMATION
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
O15 | tsu(D-LBCLK) | Setup time, OSPI0_D[7:0] valid before active OSPI0_DQS edge | 1.8V, DDR with External Board Loopback | 0.53 | ns | |
1.8V DDR with DQS | –0.46 | ns | ||||
3.3V, DDR with External Board Loopback | 1.23 | ns | ||||
3.3V DDR with DQS | –0.66 | ns | ||||
O16 | th(LBTCLK-D) | Hold time, OSPI0_D[7:0] valid after active OSPI0_DQS edge | 1.8V, DDR with External Board Loopback | 1.24(1) | ns | |
1.8V DDR with DQS | 3.59 | ns | ||||
3.3V, DDR with External Board Loopback | 1.44(1) | ns | ||||
3.3V DDR with DQS | 7.92 | ns |