SPRS695D September 2011 – January 2016 AM3871 , AM3874
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The device’s various processors, subsystems, and peripherals are interconnected through a switch fabric architecture. The switch fabric is composed of an L3 and L4 interconnect, a switched central resource (SCR), and multiple bridges (for an overview, see Figure 4-1). Not all Initiators in the switch fabric are connected to all Target peripherals. The supported initiator and target connections are designated by a "X" in Table 4-1, Target/Initiator Connectivity.
For more detailed information on the device System Interconnect Architecture, see the AM387x Sitara™ ARM Processors Technical Reference Manual (Literature Number: SPRUGZ7).
MASTERS | SLAVES | ||||||||||||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
EDMA DMM Tiler/Lisa0 | EDMA DMM Tiler/Lisa1 | EDMA DMM ELLA | Media Controller | GPMC | SGX530 | PCIe Gen2 Slave | McASP 0/1/2 | McBSP | HDMI 1.3 Tx Audio | L4 HS Periph Port 0 | L4 HS Periph Port 1 | L4 Std Periph Port 0 | L4 Std Periph Port 1 | L3 Registers | EDMA TPTC0 - 3 CFG | EDMA TPCC | OCMC RAM | USB2.0 CFG | Imaging SS | SD2 |
|
ARM M1 (128-bit) | X | ||||||||||||||||||||
ARM M2 (64-bit) | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||
HDVPSS Mstr0 | X | X | |||||||||||||||||||
HDVPSS Mstr1 | X | X | |||||||||||||||||||
SGX530 BIF | X | X | X | ||||||||||||||||||
SATA | X | X | X | ||||||||||||||||||
EMAC SW | X | X | |||||||||||||||||||
USB2.0 DMA | X | ||||||||||||||||||||
USB2.0 Queue Mgr | X | X | X | ||||||||||||||||||
PCIe Gen2 | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
Media Controller | X | X | X | X | X | X | X | X | X | X | X | X | X | X | |||||||
DAP | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC0 RD | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC0 WR | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC1 RD | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC1 WR | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC2 RD | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC2 WR | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC3 RD | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
EDMA TPTC3 WR | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | ||||||
ISS | X | X |
The L4 interconnect is a nonblocking peripheral interconnect that provides low-latency access to a large number of low-bandwidth, physically-dispersed target cores. The L4 can handle incoming traffic from up to four initiators and can distribute those communication requests to and collect related responses from up to 63 targets.
The device provides two interfaces with L3 interconnect for high-speed peripheraland standard peripheral.
L4 PERIPHERALS | MASTERS | |||||
---|---|---|---|---|---|---|
ARM Cortex-A8 M2 (64-bit) | EDMA TPTC0 | EDMA TPTC1 | EDMA TPTC2 | EDMA TPTC3 | PCIe | |
L4 Fast Peripherals Port 0/1 | ||||||
EMAC SW | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SATA | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP3 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP4 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP5 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP3 DATA | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP4 DATA | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP5 DATA | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
L4 Slow Peripherals Port 0/1 | ||||||
I2C0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
I2C1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
I2C2 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
I2C3 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SPI0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SPI1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SPI2 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SPI3 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART2 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART3 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART4 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
UART5 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer2 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer3 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer4 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer5 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer6 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer7 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Timer8 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
GPIO0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
GPIO1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
MMC/SD0/SDIO | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
MMC/SD1/SDIO | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
MMC/SD2/SDIO | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
WDT0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
RTC | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
System MMU | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
Mailbox | Port0 | |||||
Spinlock | Port0 | |||||
HDVPSS | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
PLLSS | Port0 | Port1 | ||||
Control/Top Regs (Control Module) | Port0 | Port1 | ||||
PRCM | Port0 | Port1 | ||||
ELM | Port0 | Port1 | ||||
HDMIPHY | Port0 | Port1 | ||||
DCAN0 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
DCAN1 | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
OCPWP | Port0 | Port0 | ||||
McASP0 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP1 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
McASP2 CFG | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |
SYNCTIMER32K | Port0 | Port1 | Port0 | Port1 | Port0 | Port1 |