JAJSEZ3E June 2014 – January 2019 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
TI only supports board designs using LPDDR2 memory that follow the guidelines in this document. The switching characteristics and timing diagram for the LPDDR2 memory interface are shown in Table 5-60 and Figure 5-78.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
1 | tc(DDR_CK) | Cycle time, DDR_CK and DDR_CKn | 7.52 | 3.76(1) | ns |