JAJSQZ4B March 2023 – September 2023 AM62A3 , AM62A3-Q1 , AM62A7 , AM62A7-Q1
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-5 and Figure 6-6 describes the device power-down sequencing.
WAVEFORM | SUPPLY / SIGNAL NAME |
---|---|
A | VSYS, VMON_VSYS |
B | VDDSHV_CANUART(1), VDDSHV_MCU(1), VDDSHV0(1), VDDSHV1(1), VDDSHV2(1), VDDSHV3(1), VDDA_3P3_USB, VMON_3P3_SOC |
C | VDDSHV_CANUART(2), VDDSHV_MCU(2), VDDSHV0(2), VDDSHV1(2), VDDSHV2(2), VDDSHV3(2), VDDA_MCU, VDDS_OSC0, VDDA_PLL0, VDDA_PLL1, VDDA_PLL2, VDDA_PLL3, VDDA_PLL4, VDDA_PLL5, VDDA_1P8_CSIRX0, VDDA_1P8_USB, VDDA_TEMP0, VDDA_TEMP1, VDDA_TEMP2, VMON_1P8_SOC |
D | VDDSHV4(3), VDDSHV5(3), VDDSHV6(3) |
E | VDDS_DDR, VDDS_DDR_C |
F | VDD_CANUART(4) |
G | VDD_CANUART(5), VDD_CORE(5), VDDA_CORE_CSIRX0(5), VDDA_CORE_USB0(5), VDDA_DDR_PLL0(5) |
H | VDD_CANUART(6), VDD_CORE(6), VDDA_CORE_CSIRX0(6), VDDA_CORE_USB0(6), VDDA_DDR_PLL0(6), VDDR_CORE |
I | VPP |
J | MCU_PORz |
K | MCU_OSC0_XI, MCU_OSC0_XI |