JAJSSK1 December 2023 AM62P , AM62P-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
SIGNAL NAME [1] | PIN TYPE [2] | DESCRIPTION [3] | AMH PIN [4] |
---|---|---|---|
AUDIO_EXT_REFCLK0 | IO | External clock input to McASP or output from McASP | A23, C19, F23, Y23 |
AUDIO_EXT_REFCLK1 | IO | External clock input to McASP or output from McASP | C22, F25, P24 |
CLKOUT0 | O | RMII Clock Output (50 MHz). This pin is used for clock source to the external RMII PHY and must also be routed back to the respective RMII[x]_REF_CLK pin for proper device operation. | A19, C16, C25 |
EXTINTn | I | External Interrupt | C23 |
EXT_REFCLK1 | I | External clock input to Main Domain | C25 |
MAIN_ERRORn | IO | Error signal output from MAIN Domain ESM | E20, E24, P25 |
OBSCLK0 | O | Main Domain Observation clock output for test and debug purposes only | AA25 |
OBSCLK1 | O | Main Domain Observation clock output for test and debug purposes only | B25 |
PORz_OUT | O | Main Domain POR status output | H24 |
RESETSTATz | O | Main Domain warm reset status output | G25 |
RESET_REQz | I | Main Domain external warm reset request input | G24 |
SYSCLKOUT0 | O | Main Domain system clock output (divided by 4) for test and debug purposes only | C25 |