JAJSSK1
December 2023
AM62P
,
AM62P-Q1
ADVANCE INFORMATION
1
1
特長
2
アプリケーション
3
概要
3.1
機能ブロック図
4
Device Comparison
4.1
Related Products
5
Terminal Configuration and Functions
5.1
Pin Diagrams
5.2
Pin Attributes
11
12
5.3
Signal Descriptions
14
5.3.1
CPSW3G
5.3.1.1
MAIN Domain
17
18
19
20
5.3.2
CPTS
5.3.2.1
MAIN Domain
23
5.3.3
CSI-2
5.3.3.1
MAIN Domain
26
5.3.4
DDRSS
5.3.4.1
MAIN Domain
29
5.3.5
DSI
5.3.5.1
MAIN Domain
32
5.3.6
DSS
5.3.6.1
MAIN Domain
35
5.3.7
ECAP
5.3.7.1
MAIN Domain
38
39
40
5.3.8
Emulation and Debug
5.3.8.1
MAIN Domain
43
5.3.8.2
MCU Domain
45
5.3.9
EPWM
5.3.9.1
MAIN Domain
48
49
50
51
5.3.10
EQEP
5.3.10.1
MAIN Domain
54
55
56
5.3.11
GPIO
5.3.11.1
MAIN Domain
59
60
5.3.11.2
MCU Domain
62
5.3.12
GPMC
5.3.12.1
MAIN Domain
65
5.3.13
I2C
5.3.13.1
MAIN Domain
68
69
70
71
5.3.13.2
MCU Domain
73
5.3.13.3
WKUP Domain
75
5.3.14
MCAN
5.3.14.1
MAIN Domain
78
79
5.3.14.2
MCU Domain
81
82
5.3.15
MCASP
5.3.15.1
MAIN Domain
85
86
87
5.3.16
MCSPI
5.3.16.1
MAIN Domain
90
91
92
5.3.16.2
MCU Domain
94
95
5.3.17
MDIO
5.3.17.1
MAIN Domain
98
5.3.18
MMC
5.3.18.1
MAIN Domain
101
102
103
5.3.19
OLDI
5.3.19.1
MAIN Domain
106
5.3.20
OSPI
5.3.20.1
MAIN Domain
109
5.3.21
Power Supply
111
5.3.22
Reserved
113
5.3.23
System and Miscellaneous
5.3.23.1
Boot Mode Configuration
5.3.23.1.1
MAIN Domain
117
5.3.23.2
Clock
5.3.23.2.1
MCU Domain
120
5.3.23.2.2
WKUP Domain
122
5.3.23.3
System
5.3.23.3.1
MAIN Domain
125
5.3.23.3.2
MCU Domain
127
5.3.23.3.3
WKUP Domain
129
5.3.23.4
VMON
131
5.3.24
TIMER
5.3.24.1
MAIN Domain
134
5.3.24.2
MCU Domain
136
5.3.24.3
WKUP Domain
138
5.3.25
UART
5.3.25.1
MAIN Domain
141
142
143
144
145
146
147
5.3.25.2
MCU Domain
149
5.3.25.3
WKUP Domain
151
5.3.26
USB
5.3.26.1
MAIN Domain
154
155
5.4
Pin Connectivity Requirements
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings for Devices which are not AEC - Q100 Qualified
6.3
ESD Ratings for AEC - Q100 Qualified Devices
6.4
Power-On Hours (POH)
6.5
Recommended Operating Conditions
6.6
Operating Performance Points
6.7
Power Consumption Summary
6.8
Electrical Characteristics
6.8.1
I2C Open-Drain, and Fail-Safe (I2C OD FS) Electrical Characteristics
6.8.2
Fail-Safe Reset (FS RESET) Electrical Characteristics
6.8.3
High-Frequency Oscillator (HFOSC) Electrical Characteristics
6.8.4
Low-Frequency Oscillator (LFXOSC) Electrical Characteristics
6.8.5
eMMCPHY Electrical Characteristics
6.8.6
SDIO Electrical Characteristics
6.8.7
LVCMOS Electrical Characteristics
6.8.8
OLDI LVDS (OLDI) Electrical Characteristics
6.8.9
CSI-2 (D-PHY) Electrical Characteristics
6.8.10
DSI (D-PHY) Electrical Characteristics
6.8.11
USB2PHY Electrical Characteristics
6.8.12
DDR Electrical Characteristics
6.9
VPP Specifications for One-Time Programmable (OTP) eFuses
6.9.1
Recommended Operating Conditions for OTP eFuse Programming
6.9.2
Hardware Requirements
6.9.3
Programming Sequence
6.9.4
Impact to Your Hardware Warranty
6.10
Thermal Resistance Characteristics
6.10.1
Thermal Resistance Characteristics for AMH Package
6.11
Timing and Switching Characteristics
6.11.1
Timing Parameters and Information
6.11.2
Power Supply Requirements
6.11.2.1
Power Supply Slew Rate Requirement
6.11.2.2
Power Supply Sequencing
6.11.2.2.1
Power-Up Sequencing
6.11.2.2.2
Power-Down Sequencing
6.11.2.2.3
Partial IO Power Sequencing
6.11.3
System Timing
6.11.3.1
Reset Timing
6.11.3.2
Error Signal Timing
6.11.3.3
Clock Timing
6.11.4
Clock Specifications
6.11.4.1
Input Clocks / Oscillators
6.11.4.1.1
MCU_OSC0 Internal Oscillator Clock Source
6.11.4.1.1.1
Load Capacitance
6.11.4.1.1.2
Shunt Capacitance
6.11.4.1.2
MCU_OSC0 LVCMOS Digital Clock Source
6.11.4.1.3
WKUP_LFOSC0 Internal Oscillator Clock Source
6.11.4.1.4
WKUP_LFOSC0 LVCMOS Digital Clock Source
6.11.4.1.5
WKUP_LFOSC0 Not Used
6.11.4.2
Output Clocks
6.11.4.3
PLLs
6.11.4.4
Recommended System Precautions for Clock and Control Signal Transitions
6.11.5
Peripherals
6.11.5.1
CPSW3G
6.11.5.1.1
CPSW3G MDIO Timing
6.11.5.1.2
CPSW3G RMII Timing
6.11.5.1.3
CPSW3G RGMII Timing
6.11.5.2
CPTS
6.11.5.3
CSI-2
6.11.5.4
DDRSS
6.11.5.5
DSI
6.11.5.6
DSS
6.11.5.7
ECAP
6.11.5.8
Emulation and Debug
6.11.5.8.1
Trace
6.11.5.8.2
JTAG
6.11.5.9
EPWM
6.11.5.10
EQEP
6.11.5.11
GPIO
6.11.5.12
GPMC
6.11.5.12.1
GPMC and NOR Flash — Synchronous Mode
6.11.5.12.2
GPMC and NOR Flash — Asynchronous Mode
6.11.5.12.3
GPMC and NAND Flash — Asynchronous Mode
6.11.5.13
I2C
6.11.5.14
MCAN
6.11.5.15
MCASP
6.11.5.16
MCSPI
6.11.5.16.1
MCSPI — Controller Mode
6.11.5.16.2
MCSPI — Peripheral Mode
6.11.5.17
MMCSD
6.11.5.17.1
MMC0 - eMMC Interface
6.11.5.17.1.1
Legacy SDR Mode
6.11.5.17.1.2
High Speed SDR Mode
6.11.5.17.1.3
High Speed DDR Mode
6.11.5.17.1.4
HS200 Mode
6.11.5.17.1.5
HS400 Mode
6.11.5.17.2
MMC1/MMC2 - SD/SDIO Interface
6.11.5.17.2.1
Default Speed Mode
6.11.5.17.2.2
High Speed Mode
6.11.5.17.2.3
UHS–I SDR12 Mode
6.11.5.17.2.4
UHS–I SDR25 Mode
6.11.5.17.2.5
UHS–I SDR50 Mode
6.11.5.17.2.6
UHS–I DDR50 Mode
6.11.5.17.2.7
UHS–I SDR104 Mode
6.11.5.18
OLDI
6.11.5.18.1
OLDI0 Switching Characteristics
6.11.5.19
OSPI
6.11.5.19.1
OSPI0 PHY Mode
6.11.5.19.1.1
OSPI0 With PHY Data Training
6.11.5.19.1.2
OSPI0 Without Data Training
6.11.5.19.1.2.1
OSPI0 PHY SDR Timing
6.11.5.19.1.2.2
OSPI0 PHY DDR Timing
6.11.5.19.2
OSPI0 Tap Mode
6.11.5.19.2.1
OSPI0 Tap SDR Timing
6.11.5.19.2.2
OSPI0 Tap DDR Timing
6.11.5.20
Timers
6.11.5.21
UART
6.11.5.22
USB
7
Detailed Description
7.1
Overview
7.2
Processor Subsystems
7.2.1
Arm Cortex-A53 Subsystem
7.2.2
Device/Power Manager
7.2.3
MCU Arm Cortex-R5F Subsystem
7.3
Accelerators and Coprocessors
7.4
Other Subsystems
7.4.1
Dual Clock Comparator (DCC)
7.4.2
Data Movement Subsystem (DMSS)
7.4.3
Memory Cyclic Redundancy Check (MCRC)
7.4.4
Peripheral DMA Controller (PDMA)
7.4.5
Real-Time Clock (RTC)
7.5
Peripherals
7.5.1
Gigabit Ethernet Switch (CPSW3G)
7.5.2
Camera Serial Interface Receiver (CSI_RX_IF)
7.5.3
Display Subsystem (DSS)
7.5.4
Enhanced Capture (ECAP)
7.5.5
Error Location Module (ELM)
7.5.6
Enhanced Pulse Width Modulation (EPWM)
7.5.7
Error Signaling Module (ESM)
7.5.8
Enhanced Quadrature Encoder Pulse (EQEP)
7.5.9
General-Purpose Interface (GPIO)
7.5.10
General-Purpose Memory Controller (GPMC)
7.5.11
Global Timebase Counter (GTC)
7.5.12
Inter-Integrated Circuit (I2C)
7.5.13
Modular Controller Area Network (MCAN)
7.5.14
Multichannel Audio Serial Port (MCASP)
7.5.15
Multichannel Serial Peripheral Interface (MCSPI)
7.5.16
Multi-Media Card Secure Digital (MMCSD)
7.5.17
Octal Serial Peripheral Interface (OSPI)
7.5.18
Timers
7.5.19
Universal Asynchronous Receiver/Transmitter (UART)
7.5.20
Universal Serial Bus Subsystem (USBSS)
8
Applications, Implementation, and Layout
8.1
Device Connection and Layout Fundamentals
8.1.1
Power Supply
8.1.1.1
Power Supply Designs
8.1.1.2
Power Distribution Network Implementation Guidance
8.1.2
External Oscillator
8.1.3
JTAG, EMU, and TRACE
8.1.4
Unused Pins
8.2
Peripheral- and Interface-Specific Design Information
8.2.1
DDR Board Design and Layout Guidelines
8.2.2
OSPI/QSPI/SPI Board Design and Layout Guidelines
8.2.2.1
No Loopback, Internal PHY Loopback, and Internal Pad Loopback
8.2.2.2
External Board Loopback
8.2.2.3
DQS (only available in Octal SPI devices)
8.2.3
USB VBUS Design Guidelines
8.2.4
System Power Supply Monitor Design Guidelines
8.2.5
High Speed Differential Signal Routing Guidance
8.2.6
Thermal Solution Guidance
8.3
Clock Routing Guidelines
8.3.1
Oscillator Routing
9
Device and Documentation Support
9.1
Device Nomenclature
9.1.1
Standard Package Symbolization
9.1.2
Device Naming Convention
9.2
Tools and Software
9.3
Documentation Support
9.4
サポート・リソース
9.5
Trademarks
9.6
静電気放電に関する注意事項
9.7
用語集
10
Revision History
11
Mechanical, Packaging, and Orderable Information
11.1
Packaging Information
パッケージ・オプション
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
メカニカル・データ(パッケージ|ピン)
AMH|466
サーマルパッド・メカニカル・データ
発注情報
jajssk1_oa
Table 5-29 I2C2 Signal Descriptions
SIGNAL NAME [
1
]
PIN TYPE [
2
]
DESCRIPTION [
3
]
AMH PIN [
4
]
I2C2_SCL
IOD
I2C Clock
K23
,
T22
I2C2_SDA
IOD
I2C Data
K22
,
L20
,
U25