JAJSSK1 December 2023 AM62P , AM62P-Q1
ADVANCE INFORMATION
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-88, Figure 6-74, Table 6-89, and Figure 6-75 present timing requirements and switching characteristics for MMC0 – HS400 Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
HS4000 | tDSMPW | Pulse width, MMC0_DS | 2.0 | ns | |
HS4001 | tRQ_DAT | Input skew, MMC0_DS to MMC0_DAT valid | 500 | ps | |
HS4002 | tRQH_DAT | Input skew hold, MMC0_DAT invalid to MMC0_DS | 500 | ps | |
HS4003 | tRQ_CMD | Input skew, MMC0_DS to MMC0_CMD valid | 500 | ps | |
HS4004 | tRQH_CMD | Input skew hold, MMC0_CMD invalid to MMC0_DS | 500 | ps |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC0_CLK | 200 | MHz | ||
HS4005 | tc(clkH) | Cycle time, MMC0_CLK | 5 | ns | |
HS4006 | tw(clkH) | Pulse duration, MMC0_CLK high | 2.24 | ns | |
HS4007 | tw(clkL) | Pulse duration, MMC0_CLK low | 2.24 | ns | |
HS4008 | td(clkH-cmdV) | Delay time, MMC0_CLK rising clock edge to MMC0_CMD transition | 0.99 | 3.28 | ns |
HS4009 | td(clk-dV) | Delay time, MMC0_CLK transition to MMC0_DAT[7:0] transition | 0.59 | 1.84 | ns |