JAJSL34G January 2021 – April 2024 AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
For more details about features and additional description information on the device (LP)DDR4 Memory Interface, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-36 and Figure 6-28 present switching characteristics for DDRSS.
NO. | PARAMETER | DDR TYPE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | LPDDR4 | 1.25(1) | 20 | ns |
DDR4 | 1.25(1) | 1.6 | ns |
For more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.