JAJSL34G January 2021 – April 2024 AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-83, Figure 6-69, Table 6-84, and Figure 6-70 present timing requirements and switching characteristics for MMC1 – UHS-I SDR12 Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
SDR121 | tsu(cmdV-clkH) | Setup time, MMC1_CMD valid before MMC1_CLK rising edge | 2.35 | ns | |
SDR122 | th(clkH-cmdV) | Hold time, MMC1_CMD valid after MMC1_CLK rising edge | 1.67 | ns | |
SDR123 | tsu(dV-clkH) | Setup time, MMC1_DAT[3:0] valid before MMC1_CLK rising edge | 2.35 | ns | |
SDR124 | th(clkH-dV) | Hold time, MMC1_DAT[3:0] valid after MMC1_CLK rising edge | 1.67 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC1_CLK | 25 | MHz | ||
SDR125 | tc(clk) | Cycle time, MMC1_CLK | 40 | ns | |
SDR126 | tw(clkH) | Pulse duration, MMC1_CLK high | 18.7 | ns | |
SDR127 | tw(clkL) | Pulse duration, MMC1_CLK low | 18.7 | ns | |
SDR128 | td(clkL-cmdV) | Delay time, MMC1_CLK rising edge to MMC1_CMD transition | 1.2 | 8 | ns |
SDR129 | td(clkL-dV) | Delay time, MMC1_CLK rising edge to MMC1_DAT[3:0] transition | 1.2 | 8 | ns |