JAJSL34G January 2021 – April 2024 AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-66, Figure 6-56, Table 6-67, and Figure 6-57 present timing requirements and switching characteristics for SPI – Peripheral Mode.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS1 | tc(SPICLK) | Cycle time, SPIn_CLK | 20 | ns | |
SS2 | tw(SPICLKL) | Pulse duration, SPIn_CLK low | 0.45P(1) | ns | |
SS3 | tw(SPICLKH) | Pulse duration, SPIn_CLK high | 0.45P(1) | ns | |
SS4 | tsu(PICO-SPICLK) | Setup time, SPIn_D[x] valid before SPIn_CLK active edge | 5 | ns | |
SS5 | th(SPICLK-PICO) | Hold time, SPIn_D[x] valid after SPIn_CLK active edge | 5 | ns | |
SS8 | tsu(CS-SPICLK) | Setup time, SPIn_CSi valid before SPIn_CLK first edge | 5 | ns | |
SS9 | th(SPICLK-CS) | Hold time, SPIn_CSi valid after SPIn_CLK last edge | 5 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS6 | td(SPICLK-POCI) | Delay time, SPIn_CLK active edge to SPIn_D[x] | 2 | 17.12 | ns |
SS7 | tsk(CS-POCI) | Delay time, SPIn_CSi active edge to SPIn_D[x] | 20.95 | ns |