JAJSL34G January 2021 – April 2024 AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-85, Figure 6-71, Table 6-86, and Figure 6-72 present timing requirements and switching characteristics for MMC1 – UHS-I SDR25 Mode.
NO. | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
SDR251 | tsu(cmdV-clkH) | Setup time, MMC1_CMD valid before MMC1_CLK rising edge | 1.95 | ns | |
SDR252 | th(clkH-cmdV) | Hold time, MMC1_CMD valid after MMC1_CLK rising edge | 1.67 | ns | |
SDR253 | tsu(dV-clkH) | Setup time, MMC1_DAT[3:0] valid before MMC1_CLK rising edge | 1.95 | ns | |
SDR254 | th(clkH-dV) | Hold time, MMC1_DAT[3:0] valid after MMC1_CLK rising edge | 1.67 | ns |
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC1_CLK | 50 | MHz | ||
SDR255 | tc(clk) | Cycle time, MMC1_CLK | 20 | ns | |
SDR256 | tw(clkH) | Pulse duration, MMC1_CLK high | 9.2 | ns | |
SDR257 | tw(clkL) | Pulse duration, MMC1_CLK low | 9.2 | ns | |
SDR258 | td(clkL-cmdV) | Delay time, MMC1_CLK rising edge to MMC1_CMD transition | 2.4 | 8 | ns |
SDR259 | td(clkL-dV) | Delay time, MMC1_CLK rising edge to MMC1_DAT[3:0] transition | 2.4 | 8 | ns |