JAJSJ32C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 6-79 and Figure 6-124 assume testing over the recommended operating conditions and electrical characteristic conditions.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 2 | 5 | pF |
PCB CONNECTIVITY REQUIREMENTS | ||||
td(Trace Mismatch) | Propagation delay mismatch across all traces | 200 | ps |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
DBTR1 | tc(TRC_CLK) | Cycle time, TRC_CLK | 10.16 | ns | |
DBTR2 | tw(TRC_CLKH) | Pulse width, TRC_CLK high | 4.33 | ns | |
DBTR3 | tw(TRC_CLKL) | Pulse width, TRC_CLK low | 4.33 | ns | |
DBTR4 | tosu(TRC_DATAV-TRC_CLK) | Output setup time, TRC_DATA valid to TRC_CLK edge | 1.27 | ns | |
DBTR5 | toh(TRC_CLK-TRC_DATAI) | Output hold time, TRC_CLK edge to TRC_DATA invalid | 1.27 | ns | |
DBTR6 | tosu(TRC_CTLV-TRC_CLK) | Output setup time, TRC_CTL valid to TRC_CLK edge | 1.27 | ns | |
DBTR7 | toh(TRC_CLK-TRC_CTLI) | Output hold time, TRC_CLK edge to TRC_CTL invalid | 1.27 | ns |