JAJSQ12A February 2023 – August 2023 AM68 , AM68A
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
Table 7-78 and Figure 7-94 present switching characteristics for MMC1/2 – UHS-I DDR50 Mode.
NO. | PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 40 | MHz | ||
DDR505 | tc(clk) | Cycle time, MMC[x]_CLK | 25 | ns | |
DDR506 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 9.2 | ns | |
DDR507 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 9.2 | ns | |
DDR508 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 1.12 | 3.46 | ns |
DDR509 | td(clk-dV) | Delay time, MMC[x]_CLK transition to MMC[x]_DAT[3:0] transition | 1.12 | 6.12 | ns |