JAJSNB2D November 2021 – September 2024 AWR2944
PRODUCTION DATA
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VDD | 1.2V digital power supply | 1.14 | 1.2 | 1.26 | V |
VDD_SRAM | 1.2V power rail for internal SRAM | 1.14 | 1.2 | 1.26 | V |
VNWA | 1.2V power rail for SRAM array back bias | 1.14 | 1.2 | 1.26 | V |
VIOIN | I/O supply
(3.3V or 1.8 V): All CMOS I/Os would operate on this supply. | 3.135 | 3.3 | 3.465 | V |
1.71 | 1.8 | 1.89 | |||
VIOIN_18 | 1.8V supply for CMOS IO | 1.71 | 1.8 | 1.89 | V |
VDDA_18CLK | 1.8V supply for clock module | 1.71 | 1.8 | 1.89 | V |
VDDA_18PM | 1.8V supply for the PM module | 1.71 | 1.8 | 1.89 | V |
VIOIN_18CSI | 1.8V supply for CSI2 port | 1.71 | 1.8 | 1.89 | V |
VIOIN_18LVDS | 1.8V supply for LVDS port | 1.71 | 1.8 | 1.89 | V |
VDDA_10RF1 | 1V Analog and RF supply. VDDA_10RF1 and VDDA_10RF2 could be shorted on the board | 0.95 | 1 | 1.05 | V |
VDDA_10RF2 | |||||
VDDA_18BB | 1.8-V Analog baseband power supply | 1.71 | 1.8 | 1.89 | V |
VDDA_18VCO | 1.8V RF VCO supply | 1.71 | 1.8 | 1.89 | V |
VIH | Voltage Input High (1.8V mode) | 1.17 | 0.3 + VIOIN | V | |
Voltage Input High (3.3V mode) | 2.25 | 0.3 + VIOIN | |||
VIL | Voltage Input Low (1.8V mode) | -0.3 | 0.3*VIOIN | V | |
Voltage Input Low (3.3V mode) | -0.3 | 0.62 | |||
VOH | High-level output threshold (IOH = 6 mA) | VIOIN – 450 | mV | ||
VOL | Low-level output threshold (IOL = 6 mA) | 450 | mV | ||
NRESET SOP[4:0] | VIL (1.8V Mode) | 0.45 | V | ||
VIH (1.8V Mode) | 0.96 | ||||
VIL (3.3V Mode) | 0.65 | ||||
VIH (3.3V Mode) | 1.57 | ||||
TJ | Operating junction temperature range | -40 | 140 | ℃ |