JAJSIZ9D April 2020 – January 2022 AWR6443 , AWR6843
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|
tcyc(DMM) | Clock period | 10 | ns | ||
tR | Clock rise time | 1 | 3 | ns | |
tF | Clock fall time | 1 | 3 | ns | |
th(DMM) | High pulse width | 6 | ns | ||
tl(DMM) | Low pulse width | 6 | ns | ||
tssu(DMM) | SYNC active to clk falling edge setup time | 2 | ns | ||
tsh(DMM) | DMM clk falling edge to SYNC deactive hold time | 3 | ns | ||
tdsu(DMM) | DATA to DMM clk falling edge setup time | 2 | ns | ||
tdh(DMM) | DMM clk falling edge to DATA hold time | 3 | ns |